amdgpu_vm.c 52.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
66 67 68
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
69
		     uint64_t flags);
70 71
	/* indicate update pt or its shadow */
	bool shadow;
72 73
};

74 75 76 77 78 79
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
80
/**
81
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
82 83 84
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
86
 */
87 88
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
89
{
90 91 92 93 94 95 96 97 98 99
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
100 101 102
}

/**
103
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
104 105 106
 *
 * @adev: amdgpu_device pointer
 *
107
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
108
 */
109
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
110
{
111
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
112 113 114
}

/**
115
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
116 117
 *
 * @vm: vm providing the BOs
118
 * @validated: head of validation list
119
 * @entry: entry to add
A
Alex Deucher 已提交
120 121
 *
 * Add the page directory to the list of BOs to
122
 * validate for command submission.
A
Alex Deucher 已提交
123
 */
124 125 126
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
127
{
128
	entry->robj = vm->root.bo;
129
	entry->priority = 0;
130
	entry->tv.bo = &entry->robj->tbo;
131
	entry->tv.shared = true;
132
	entry->user_pages = NULL;
133 134
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

177
/**
178
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
179
 *
180
 * @adev: amdgpu device pointer
181
 * @vm: vm providing the BOs
182 183
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
184
 *
185
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
186
 */
187 188 189
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
190
{
191
	uint64_t num_evictions;
A
Alex Deucher 已提交
192

193 194 195 196 197
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
198
		return 0;
199

200
	return amdgpu_vm_validate_level(&vm->root, validate, param);
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
218 219
	for (i = 0; i <= vm->root.last_entry_used; ++i) {
		struct amdgpu_bo *bo = vm->root.entries[i].bo;
220

221
		if (!bo)
222 223
			continue;

224
		ttm_bo_move_to_lru_tail(&bo->tbo);
225 226
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
227 228
}

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

265
	BUG_ON(eaddr >= amdgpu_vm_num_entries(adev, 0));
266

267 268
	if (eaddr > vm->root.last_entry_used)
		vm->root.last_entry_used = eaddr;
269 270 271

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
272
		struct reservation_object *resv = vm->root.bo->tbo.resv;
273 274
		struct amdgpu_bo *pt;

275
		if (vm->root.entries[pt_idx].bo)
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
				     NULL, resv, &pt);
		if (r)
			return r;

		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
292
		pt->parent = amdgpu_bo_ref(vm->root.bo);
293

294 295
		vm->root.entries[pt_idx].bo = pt;
		vm->root.entries[pt_idx].addr = 0;
296 297 298 299 300
	}

	return 0;
}

301 302 303 304 305 306 307
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
308 309 310 311
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
312 313
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
314
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
315
 *
316
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
317
 */
318
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
319
		      struct amdgpu_sync *sync, struct dma_fence *fence,
320
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
321 322
{
	struct amdgpu_device *adev = ring->adev;
323
	uint64_t fence_context = adev->fence_context + ring->idx;
324
	struct dma_fence *updates = sync->last_vm_update;
325
	struct amdgpu_vm_id *id, *idle;
326
	struct dma_fence **fences;
327 328 329 330 331 332 333
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
334

335 336
	mutex_lock(&adev->vm_manager.lock);

337
	/* Check if we have an idle VMID */
338
	i = 0;
339
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
340 341
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
342
			break;
343
		++i;
344 345
	}

346
	/* If we can't find a idle VMID to use, wait till one becomes available */
347
	if (&idle->list == &adev->vm_manager.ids_lru) {
348 349
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
350
		struct dma_fence_array *array;
351 352 353
		unsigned j;

		for (j = 0; j < i; ++j)
354
			dma_fence_get(fences[j]);
355

356
		array = dma_fence_array_create(i, fences, fence_context,
357 358 359
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
360
				dma_fence_put(fences[j]);
361 362 363 364 365 366 367
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
368
		dma_fence_put(&array->base);
369 370 371 372 373 374 375 376 377
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

378
	job->vm_needs_flush = true;
379 380 381
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
382
		struct dma_fence *flushed;
383 384 385 386

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
387

388 389 390
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
391
		if (amdgpu_vm_is_gpu_reset(adev, id))
392
			continue;
393 394 395 396

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

397
		if (job->vm_pd_addr != id->pd_gpu_addr)
398 399
			continue;

400 401 402 403
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
404
		    !dma_fence_is_signaled(id->last_flush))
405 406 407 408
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
409
		    (!flushed || dma_fence_is_later(updates, flushed)))
410 411
			continue;

412 413 414
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
415 416 417
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
418

419
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
420 421
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
422

423 424
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
425
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
426

427 428
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
429

430
	} while (i != ring->idx);
431

432 433
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
434

435 436
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
437 438
	if (r)
		goto error;
439

440 441
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
442

443
	dma_fence_put(id->last_flush);
444 445
	id->last_flush = NULL;

446 447
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
448

449
	id->pd_gpu_addr = job->vm_pd_addr;
450
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
451
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
452
	atomic64_set(&id->owner, vm->client_id);
453
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
454

455
	job->vm_id = id - adev->vm_manager.ids;
456
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
457 458

error:
459
	mutex_unlock(&adev->vm_manager.lock);
460
	return r;
A
Alex Deucher 已提交
461 462
}

463 464 465
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
466
	const struct amdgpu_ip_block *ip_block;
467

468
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
469 470 471 472 473 474 475
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

476
	if (ip_block->version->major <= 7) {
477 478
		/* gfx7 has no workaround */
		return true;
479
	} else if (ip_block->version->major == 8) {
480 481 482 483 484 485 486 487 488
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
489 490 491 492 493 494 495 496 497 498
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
499 500 501 502
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
503
 * @vm_id: vmid number to use
504
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
505
 *
506
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
507
 */
508
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
509
{
510
	struct amdgpu_device *adev = ring->adev;
511
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
512
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
513 514 515 516 517 518
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
519
	int r;
520 521

	if (ring->funcs->emit_pipeline_sync && (
522
	    job->vm_needs_flush || gds_switch_needed ||
523
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
524
		amdgpu_ring_emit_pipeline_sync(ring);
525

526 527
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
528
		struct dma_fence *fence;
A
Alex Xie 已提交
529
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
530

A
Alex Xie 已提交
531 532
		trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
533

534 535 536 537
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

538
		mutex_lock(&adev->vm_manager.lock);
539
		dma_fence_put(id->last_flush);
540
		id->last_flush = fence;
541
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
542
	}
543

544
	if (gds_switch_needed) {
545 546 547 548 549 550 551 552 553 554
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
555
	}
556 557

	return 0;
558 559 560 561 562 563 564 565 566 567 568 569
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
570 571 572 573 574 575 576 577
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
578 579 580 581 582 583 584 585
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
586
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
606
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
607
 *
608
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
609 610 611 612 613 614 615 616 617
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
618 619 620
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
621
				  uint64_t flags)
A
Alex Deucher 已提交
622
{
623
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
624

625
	if (count < 3) {
626 627
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
628 629

	} else {
630
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
631 632 633 634
				      count, incr, flags);
	}
}

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
650
				   uint64_t flags)
651
{
652
	uint64_t src = (params->src + (addr >> 12) * 8);
653

654 655 656 657

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
658 659
}

A
Alex Deucher 已提交
660
/**
661
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
662
 *
663
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
664 665 666
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
667
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
668
 */
669
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
670 671 672
{
	uint64_t result;

673 674
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
675

676 677
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
678

679
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
680 681 682 683

	return result;
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
A
Alex Deucher 已提交
698
{
699
	struct amdgpu_bo *shadow;
700
	struct amdgpu_ring *ring;
701
	uint64_t pd_addr, shadow_addr;
A
Alex Deucher 已提交
702
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
703
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
704
	unsigned count = 0, pt_idx, ndw;
705
	struct amdgpu_job *job;
706
	struct amdgpu_pte_update_params params;
707
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
708

A
Alex Deucher 已提交
709 710
	int r;

711
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
712
	shadow = vm->root.bo->shadow;
713

A
Alex Deucher 已提交
714 715 716 717
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
718
	ndw += vm->root.last_entry_used * 6;
A
Alex Deucher 已提交
719

720
	pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
721 722 723 724 725 726 727 728 729 730
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

731 732
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
733
		return r;
734

735 736
	memset(&params, 0, sizeof(params));
	params.adev = adev;
737
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
738 739

	/* walk over the address space and update the page directory */
740 741
	for (pt_idx = 0; pt_idx <= vm->root.last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = vm->root.entries[pt_idx].bo;
A
Alex Deucher 已提交
742 743 744 745 746
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

747
		if (bo->shadow) {
748
			struct amdgpu_bo *pt_shadow = bo->shadow;
749

750 751
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
752 753 754 755
			if (r)
				return r;
		}

A
Alex Deucher 已提交
756
		pt = amdgpu_bo_gpu_offset(bo);
757
		if (vm->root.entries[pt_idx].addr == pt)
758 759
			continue;

760
		vm->root.entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
761 762 763

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
764 765
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
766 767

			if (count) {
A
Alex Xie 已提交
768 769 770
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

771 772 773
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
774
							      pt_addr, count,
775 776 777
							      incr,
							      AMDGPU_PTE_VALID);

778
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
779
						      pt_addr, count, incr,
780
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
781 782 783 784
			}

			count = 1;
			last_pde = pde;
785
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
786 787 788 789 790 791
			last_pt = pt;
		} else {
			++count;
		}
	}

792
	if (count) {
A
Alex Xie 已提交
793 794
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

795
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
796
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
797 798
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
799
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
800
				      count, incr, AMDGPU_PTE_VALID);
801
	}
A
Alex Deucher 已提交
802

803 804 805 806 807 808
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
		return 0;
	}

	amdgpu_ring_pad_ib(ring, params.ib);
809
	amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
810 811 812
			 AMDGPU_FENCE_OWNER_VM);
	if (shadow)
		amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
813
				 AMDGPU_FENCE_OWNER_VM);
814

815 816 817 818 819
	WARN_ON(params.ib->length_dw > ndw);
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
	if (r)
		goto error_free;
C
Chunming Zhou 已提交
820

821
	amdgpu_bo_fence(vm->root.bo, fence, true);
822 823
	dma_fence_put(vm->last_dir_update);
	vm->last_dir_update = dma_fence_get(fence);
824
	dma_fence_put(fence);
A
Alex Deucher 已提交
825 826

	return 0;
C
Chunming Zhou 已提交
827 828

error_free:
829
	amdgpu_job_free(job);
830
	return r;
A
Alex Deucher 已提交
831 832 833 834 835
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
836
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
837 838 839
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
840
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
841 842
 * @flags: mapping flags
 *
843
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
844
 */
845
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
846
				  uint64_t start, uint64_t end,
847
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
848
{
849 850
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

851
	uint64_t cur_pe_start, cur_nptes, cur_dst;
852
	uint64_t addr; /* next GPU address to be updated */
853 854 855 856 857 858 859 860
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
861
	pt = params->vm->root.entries[pt_idx].bo;
862 863 864
	if (params->shadow) {
		if (!pt->shadow)
			return;
865
		pt = pt->shadow;
866
	}
867 868 869 870 871 872 873
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
874
	cur_nptes = nptes;
875 876 877 878 879
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
880 881

	/* walk over the address space and update the page tables */
882 883
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
884
		pt = params->vm->root.entries[pt_idx].bo;
885 886 887
		if (params->shadow) {
			if (!pt->shadow)
				return;
888
			pt = pt->shadow;
889
		}
A
Alex Deucher 已提交
890 891 892 893 894 895

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

896 897
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
898

899 900
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
901
			/* The next ptb is consecutive to current ptb.
902
			 * Don't call the update function now.
903 904
			 * Will update two ptbs together in future.
			*/
905
			cur_nptes += nptes;
906
		} else {
907 908
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
909

910
			cur_pe_start = next_pe_start;
911
			cur_nptes = nptes;
912
			cur_dst = dst;
A
Alex Deucher 已提交
913 914
		}

915
		/* for next ptb*/
A
Alex Deucher 已提交
916 917 918 919
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

920 921
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
922 923 924 925 926 927 928 929 930 931 932 933 934 935
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
936
				uint64_t dst, uint64_t flags)
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

957 958 959
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
960 961 962 963 964

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
965
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
966 967
	    (frag_start >= frag_end)) {

968
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
969 970 971 972 973
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
974
		amdgpu_vm_update_ptes(params, start, frag_start,
975 976 977 978 979
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
980
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
981
			      flags | frag_flags);
982 983 984 985

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
986
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
987
	}
A
Alex Deucher 已提交
988 989 990 991 992 993
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
994
 * @exclusive: fence we need to sync to
995 996
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
997
 * @vm: requested vm
998 999 1000
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1001 1002 1003
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1004
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1005 1006 1007
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1008
				       struct dma_fence *exclusive,
1009 1010
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1011
				       struct amdgpu_vm *vm,
1012
				       uint64_t start, uint64_t last,
1013
				       uint64_t flags, uint64_t addr,
1014
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1015
{
1016
	struct amdgpu_ring *ring;
1017
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1018
	unsigned nptes, ncmds, ndw;
1019
	struct amdgpu_job *job;
1020
	struct amdgpu_pte_update_params params;
1021
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1022 1023
	int r;

1024 1025
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1026
	params.vm = vm;
1027 1028
	params.src = src;

1029
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1030

1031 1032 1033 1034
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1035
	nptes = last - start + 1;
A
Alex Deucher 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1046
	if (src) {
A
Alex Deucher 已提交
1047 1048 1049
		/* only copy commands needed */
		ndw += ncmds * 7;

1050 1051
		params.func = amdgpu_vm_do_copy_ptes;

1052 1053 1054
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1055

1056
		/* and also PTEs */
A
Alex Deucher 已提交
1057 1058
		ndw += nptes * 2;

1059 1060
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1061 1062 1063 1064 1065 1066
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1067 1068

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1069 1070
	}

1071 1072
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1073
		return r;
1074

1075
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1076

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1091
		addr = 0;
1092 1093
	}

1094 1095 1096 1097
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1098
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1099 1100 1101
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1102

1103
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1104 1105 1106
	if (r)
		goto error_free;

1107
	params.shadow = true;
1108
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1109
	params.shadow = false;
1110
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1111

1112 1113
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1114 1115
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1116 1117
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1118

1119
	amdgpu_bo_fence(vm->root.bo, f, true);
1120 1121
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1122
	return 0;
C
Chunming Zhou 已提交
1123 1124

error_free:
1125
	amdgpu_job_free(job);
1126
	return r;
A
Alex Deucher 已提交
1127 1128
}

1129 1130 1131 1132
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1133
 * @exclusive: fence we need to sync to
1134 1135
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1136 1137
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1138
 * @flags: HW flags for the mapping
1139
 * @nodes: array of drm_mm_nodes with the MC addresses
1140 1141 1142 1143 1144 1145 1146
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1147
				      struct dma_fence *exclusive,
1148
				      uint64_t gtt_flags,
1149
				      dma_addr_t *pages_addr,
1150 1151
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1152
				      uint64_t flags,
1153
				      struct drm_mm_node *nodes,
1154
				      struct dma_fence **fence)
1155
{
1156
	uint64_t pfn, src = 0, start = mapping->it.start;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1167 1168 1169
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1170 1171 1172
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1173 1174
	trace_amdgpu_vm_bo_update(mapping);

1175 1176 1177 1178 1179 1180
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1181
	}
1182

1183 1184 1185
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1186

1187 1188 1189 1190 1191 1192 1193 1194
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1195

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1209 1210
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1211 1212 1213 1214 1215
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1216 1217 1218 1219 1220
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1221
		start = last + 1;
1222 1223

	} while (unlikely(start != mapping->it.last + 1));
1224 1225 1226 1227

	return 0;
}

A
Alex Deucher 已提交
1228 1229 1230 1231 1232
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1233
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1234 1235 1236 1237 1238 1239
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1240
			bool clear)
A
Alex Deucher 已提交
1241 1242 1243
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1244
	dma_addr_t *pages_addr = NULL;
1245
	uint64_t gtt_flags, flags;
1246
	struct ttm_mem_reg *mem;
1247
	struct drm_mm_node *nodes;
1248
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1249 1250
	int r;

1251
	if (clear || !bo_va->bo) {
1252
		mem = NULL;
1253
		nodes = NULL;
1254 1255
		exclusive = NULL;
	} else {
1256 1257
		struct ttm_dma_tt *ttm;

1258
		mem = &bo_va->bo->tbo.mem;
1259 1260
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1261 1262 1263
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1264
		}
1265
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1266 1267
	}

1268 1269 1270 1271 1272 1273 1274 1275 1276
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1277

1278 1279 1280 1281 1282 1283
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1284 1285
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1286
					       mapping, flags, nodes,
1287
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1288 1289 1290 1291
		if (r)
			return r;
	}

1292 1293 1294 1295 1296 1297 1298 1299
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1300
	spin_lock(&vm->status_lock);
1301
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1302
	list_del_init(&bo_va->vm_status);
1303
	if (clear)
1304
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1305 1306 1307 1308 1309
	spin_unlock(&vm->status_lock);

	return 0;
}

1310 1311 1312 1313 1314 1315 1316 1317 1318
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1319
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1320 1321 1322 1323
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1324
/**
1325
 * amdgpu_vm_prt_get - add a PRT user
1326 1327 1328
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1329 1330 1331
	if (!adev->gart.gart_funcs->set_prt)
		return;

1332 1333 1334 1335
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1336 1337 1338 1339 1340
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1341
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1342 1343 1344
		amdgpu_vm_update_prt_state(adev);
}

1345
/**
1346
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1347 1348 1349 1350 1351
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1352
	amdgpu_vm_prt_put(cb->adev);
1353 1354 1355
	kfree(cb);
}

1356 1357 1358 1359 1360 1361
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1362
	struct amdgpu_prt_cb *cb;
1363

1364 1365 1366 1367
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1397 1398 1399 1400
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1401

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1412
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1413 1414 1415
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1416

1417 1418 1419 1420 1421 1422 1423 1424 1425
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1426
	}
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1438 1439
}

A
Alex Deucher 已提交
1440 1441 1442 1443 1444
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1445 1446
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1447 1448 1449 1450 1451 1452 1453
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1454 1455
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1456 1457
{
	struct amdgpu_bo_va_mapping *mapping;
1458
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1459 1460 1461 1462 1463 1464
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1465

1466
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1467 1468
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1469
		if (r) {
1470
			dma_fence_put(f);
A
Alex Deucher 已提交
1471
			return r;
1472
		}
1473
	}
A
Alex Deucher 已提交
1474

1475 1476 1477 1478 1479
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1480
	}
1481

A
Alex Deucher 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1498
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1499
{
1500
	struct amdgpu_bo_va *bo_va = NULL;
1501
	int r = 0;
A
Alex Deucher 已提交
1502 1503 1504 1505 1506 1507

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1508

1509
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1510 1511 1512 1513 1514 1515 1516
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1517
	if (bo_va)
1518
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1519 1520

	return r;
A
Alex Deucher 已提交
1521 1522 1523 1524 1525 1526 1527 1528 1529
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1530
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1550 1551
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1552
	INIT_LIST_HEAD(&bo_va->vm_status);
1553

1554 1555
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1572
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1573 1574 1575 1576
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1577
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1578 1579 1580 1581 1582 1583
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	uint64_t eaddr;

1584 1585
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1586
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1587 1588
		return -EINVAL;

A
Alex Deucher 已提交
1589
	/* make sure object fit at this offset */
1590
	eaddr = saddr + size - 1;
1591 1592
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1593 1594 1595 1596 1597
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1598
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1599 1600 1601 1602 1603 1604 1605
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
1606
		return -EINVAL;
A
Alex Deucher 已提交
1607 1608 1609
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1610 1611
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1612 1613 1614

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1615
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1616 1617 1618
	mapping->offset = offset;
	mapping->flags = flags;

1619
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1620
	interval_tree_insert(&mapping->it, &vm->va);
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	mapping->it.start = saddr;
	mapping->it.last = eaddr;
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
	interval_tree_insert(&mapping->it, &vm->va);
A
Alex Deucher 已提交
1685

1686 1687 1688
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1702
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1703 1704 1705 1706 1707 1708 1709
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1710
	bool valid = true;
A
Alex Deucher 已提交
1711

1712
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1713

1714
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1715 1716 1717 1718
		if (mapping->it.start == saddr)
			break;
	}

1719 1720 1721 1722 1723 1724 1725 1726
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1727
		if (&mapping->list == &bo_va->invalids)
1728
			return -ENOENT;
A
Alex Deucher 已提交
1729
	}
1730

A
Alex Deucher 已提交
1731 1732
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1733
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1734

1735
	if (valid)
A
Alex Deucher 已提交
1736
		list_add(&mapping->list, &vm->freed);
1737
	else
1738 1739
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1740 1741 1742 1743

	return 0;
}

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	struct interval_tree_node *it;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1772
	INIT_LIST_HEAD(&before->list);
1773 1774 1775 1776 1777 1778

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1779
	INIT_LIST_HEAD(&after->list);
1780 1781 1782 1783 1784 1785 1786 1787 1788

	/* Now gather all removed mappings */
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
	while (it) {
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		it = interval_tree_iter_next(it, saddr, eaddr);

		/* Remember mapping split at the start */
		if (tmp->it.start < saddr) {
1789
			before->it.start = tmp->it.start;
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
			before->it.last = saddr - 1;
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
		if (tmp->it.last > eaddr) {
			after->it.start = eaddr + 1;
			after->it.last = tmp->it.last;
			after->offset = tmp->offset;
			after->offset += after->it.start - tmp->it.start;
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
		interval_tree_remove(&tmp->it, &vm->va);
		list_del(&tmp->list);

		if (tmp->it.start < saddr)
		    tmp->it.start = saddr;
		if (tmp->it.last > eaddr)
		    tmp->it.last = eaddr;

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1824 1825
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1826 1827 1828 1829 1830 1831 1832 1833
		interval_tree_insert(&before->it, &vm->va);
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1834
	if (!list_empty(&after->list)) {
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
		interval_tree_insert(&after->it, &vm->va);
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1845 1846 1847 1848 1849 1850
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1851
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1867
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1868 1869
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1870
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1871 1872 1873 1874 1875
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1876 1877
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1878
	}
1879

1880
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1891
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1892 1893 1894 1895 1896 1897 1898
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1899 1900
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1901
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1902
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1912
 * Init @vm fields.
A
Alex Deucher 已提交
1913 1914 1915 1916 1917
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1918
	unsigned pd_size, pd_entries;
1919 1920
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1921
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1922 1923
	int i, r;

1924 1925
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1926
	vm->va = RB_ROOT;
1927
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1928 1929
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1930
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1931
	INIT_LIST_HEAD(&vm->freed);
1932

1933 1934
	pd_size = amdgpu_vm_bo_size(adev, 0);
	pd_entries = amdgpu_vm_num_entries(adev, 0);
A
Alex Deucher 已提交
1935 1936

	/* allocate page table array */
1937 1938
	vm->root.entries = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
	if (vm->root.entries == NULL) {
A
Alex Deucher 已提交
1939 1940 1941 1942
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1943
	/* create scheduler entity for page table updates */
1944 1945 1946 1947

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1948 1949 1950 1951
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1952
		goto err;
1953

1954
	vm->last_dir_update = NULL;
1955

A
Alex Deucher 已提交
1956
	r = amdgpu_bo_create(adev, pd_size, align, true,
1957
			     AMDGPU_GEM_DOMAIN_VRAM,
1958
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1959
			     AMDGPU_GEM_CREATE_SHADOW |
1960 1961
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1962
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
1963
	if (r)
1964 1965
		goto error_free_sched_entity;

1966
	r = amdgpu_bo_reserve(vm->root.bo, false);
1967
	if (r)
1968
		goto error_free_root;
1969

1970
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1971
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
1972 1973

	return 0;
1974

1975 1976 1977 1978
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
1979 1980 1981 1982

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

1983
err:
1984
	drm_free_large(vm->root.entries);
1985

1986
	return r;
A
Alex Deucher 已提交
1987 1988 1989 1990 1991 1992 1993 1994
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1995
 * Tear down @vm.
A
Alex Deucher 已提交
1996 1997 1998 1999 2000
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2001
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2002 2003
	int i;

2004
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2005

A
Alex Deucher 已提交
2006 2007 2008 2009 2010 2011 2012 2013 2014
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2015
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2016
			amdgpu_vm_prt_fini(adev, vm);
2017
			prt_fini_needed = false;
2018
		}
2019

A
Alex Deucher 已提交
2020
		list_del(&mapping->list);
2021
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2022 2023
	}

2024
	for (i = 0; i < amdgpu_vm_num_entries(adev, 0); i++) {
2025
		struct amdgpu_bo *pt = vm->root.entries[i].bo;
2026 2027 2028 2029 2030 2031

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
2032
	}
2033
	drm_free_large(vm->root.entries);
A
Alex Deucher 已提交
2034

2035 2036
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
2037
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2038
}
2039

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2054 2055
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2056
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2057 2058
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2059
	}
2060

2061 2062
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2063 2064 2065
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2066
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2067
	atomic64_set(&adev->vm_manager.client_counter, 0);
2068
	spin_lock_init(&adev->vm_manager.prt_lock);
2069
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2070 2071
}

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2083 2084 2085
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2086
		dma_fence_put(adev->vm_manager.ids[i].first);
2087
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2088
		dma_fence_put(id->flushed_updates);
2089
		dma_fence_put(id->last_flush);
2090
	}
2091
}