amdgpu_vm.c 75.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34 35
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/*
 * PASID manager
 *
 * PASIDs are global address space identifiers that can be shared
 * between the GPU, an IOMMU and the driver. VMs on different devices
 * may use the same PASID if they share the same address
 * space. Therefore PASIDs are allocated using a global IDA. VMs are
 * looked up from the PASID per amdgpu_device.
 */
static DEFINE_IDA(amdgpu_vm_pasid_ida);

/**
 * amdgpu_vm_alloc_pasid - Allocate a PASID
 * @bits: Maximum width of the PASID in bits, must be at least 1
 *
 * Allocates a PASID of the given width while keeping smaller PASIDs
 * available if possible.
 *
 * Returns a positive integer on success. Returns %-EINVAL if bits==0.
 * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
 * memory allocation failure.
 */
int amdgpu_vm_alloc_pasid(unsigned int bits)
{
	int pasid = -EINVAL;

	for (bits = min(bits, 31U); bits > 0; bits--) {
		pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
				       1U << (bits - 1), 1U << bits,
				       GFP_KERNEL);
		if (pasid != -ENOSPC)
			break;
	}

	return pasid;
}

/**
 * amdgpu_vm_free_pasid - Free a PASID
 * @pasid: PASID to free
 */
void amdgpu_vm_free_pasid(unsigned int pasid)
{
	ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
}

A
Alex Deucher 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

102 103 104 105 106 107 108 109 110
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

111 112 113
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
114
struct amdgpu_pte_update_params {
115 116
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
117 118
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
119 120 121 122
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
123 124 125
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
126
		     uint64_t flags);
127 128 129 130 131 132
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
133 134
};

135 136 137 138 139 140
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
141
/**
142
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
143 144 145
 *
 * @adev: amdgpu_device pointer
 *
146
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
147
 */
148 149
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
150
{
151 152 153
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
154 155
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
156 157
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
158
		return AMDGPU_VM_PTE_COUNT(adev);
159 160
	else
		/* Everything in between */
161
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
162 163 164
}

/**
165
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
166 167 168
 *
 * @adev: amdgpu_device pointer
 *
169
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
170
 */
171
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
172
{
173
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
174 175 176
}

/**
177
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
178 179
 *
 * @vm: vm providing the BOs
180
 * @validated: head of validation list
181
 * @entry: entry to add
A
Alex Deucher 已提交
182 183
 *
 * Add the page directory to the list of BOs to
184
 * validate for command submission.
A
Alex Deucher 已提交
185
 */
186 187 188
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
189
{
190
	entry->robj = vm->root.base.bo;
191
	entry->priority = 0;
192
	entry->tv.bo = &entry->robj->tbo;
193
	entry->tv.shared = true;
194
	entry->user_pages = NULL;
195 196
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
197

198
/**
199
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
200
 *
201
 * @adev: amdgpu device pointer
202
 * @vm: vm providing the BOs
203 204 205 206 207
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
208 209 210
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
211
{
212
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
213 214
	int r;

215 216 217 218
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
219

220 221 222 223
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
224

225 226 227 228 229 230
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
231

232 233 234 235 236 237
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
238

239 240
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
241 242 243 244
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
245

246
		spin_lock(&vm->status_lock);
247 248 249 250
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
251
	}
252
	spin_unlock(&vm->status_lock);
253

254
	return 0;
255 256
}

257
/**
258
 * amdgpu_vm_ready - check VM is ready for updates
259
 *
260
 * @vm: VM to check
A
Alex Deucher 已提交
261
 *
262
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
263
 */
264
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
265
{
266
	bool ready;
A
Alex Deucher 已提交
267

268 269 270
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
271

272
	return ready;
273 274 275
}

/**
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
292
		adev->vm_manager.block_size;
293 294
	unsigned pt_idx, from, to;
	int r;
295
	u64 flags;
Y
Yong Zhao 已提交
296
	uint64_t init_value = 0;
297 298 299 300

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
301 302 303
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
304 305 306 307 308
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

309 310 311 312 313
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
314 315 316 317 318

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
319 320
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
321

322 323 324 325 326 327 328 329
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
330
	if (vm->pte_support_ats) {
331
		init_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
332 333
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
334

Y
Yong Zhao 已提交
335 336
	}

337 338
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
339
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
340 341 342
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

343
		if (!entry->base.bo) {
344 345 346 347
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
348
					     flags,
Y
Yong Zhao 已提交
349
					     NULL, resv, init_value, &pt);
350 351 352
			if (r)
				return r;

353 354 355 356 357 358 359 360
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

361 362 363
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
364
			pt->parent = amdgpu_bo_ref(parent->base.bo);
365

366 367 368
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
369 370 371
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
372 373 374 375
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
376 377 378 379 380
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
381 382 383 384 385 386 387 388
			if (r)
				return r;
		}
	}

	return 0;
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
403
	uint64_t last_pfn;
404 405 406 407 408 409 410 411 412
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
413
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
414 415 416 417 418 419 420
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

421
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
422 423
}

424 425 426 427 428 429 430 431 432 433
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
434 435
{
	return id->current_gpu_reset_count !=
436
		atomic_read(&adev->gpu_reset_counter);
437 438
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
459
	bool needs_flush = vm->use_cpu_for_update;
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
504 505 506 507
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
508 509
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
510
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
511
 *
512
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
513
 */
514
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
515
		      struct amdgpu_sync *sync, struct dma_fence *fence,
516
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
517 518
{
	struct amdgpu_device *adev = ring->adev;
519
	unsigned vmhub = ring->funcs->vmhub;
520
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
521
	uint64_t fence_context = adev->fence_context + ring->idx;
522
	struct dma_fence *updates = sync->last_vm_update;
523
	struct amdgpu_vm_id *id, *idle;
524
	struct dma_fence **fences;
525 526 527
	unsigned i;
	int r = 0;

528 529 530 531 532 533
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
534
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
535 536
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
537
		return -ENOMEM;
538
	}
539
	/* Check if we have an idle VMID */
540
	i = 0;
541
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
542 543
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
544
			break;
545
		++i;
546 547
	}

548
	/* If we can't find a idle VMID to use, wait till one becomes available */
549
	if (&idle->list == &id_mgr->ids_lru) {
550 551
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
552
		struct dma_fence_array *array;
553 554 555
		unsigned j;

		for (j = 0; j < i; ++j)
556
			dma_fence_get(fences[j]);
557

558
		array = dma_fence_array_create(i, fences, fence_context,
559 560 561
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
562
				dma_fence_put(fences[j]);
563 564 565 566 567 568 569
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
570
		dma_fence_put(&array->base);
571 572 573
		if (r)
			goto error;

574
		mutex_unlock(&id_mgr->lock);
575 576 577 578 579
		return 0;

	}
	kfree(fences);

580
	job->vm_needs_flush = vm->use_cpu_for_update;
581
	/* Check if we can use a VMID already assigned to this VM */
582
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
583
		struct dma_fence *flushed;
584
		bool needs_flush = vm->use_cpu_for_update;
585 586

		/* Check all the prerequisites to using this VMID */
587
		if (amdgpu_vm_had_gpu_reset(adev, id))
588
			continue;
589 590 591 592

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

593
		if (job->vm_pd_addr != id->pd_gpu_addr)
594 595
			continue;

596 597 598 599
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
600 601

		flushed  = id->flushed_updates;
602 603 604 605 606
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
607 608
			continue;

609 610 611
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
612 613 614
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
615

616 617 618 619
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
620

621 622 623 624
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
625

626
	};
627

628 629
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
630

631 632
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
633 634
	if (r)
		goto error;
635

636
	id->pd_gpu_addr = job->vm_pd_addr;
637 638
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
639
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
640

641 642 643 644 645 646 647 648
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

649
	job->vm_id = id - id_mgr->ids;
650
	trace_amdgpu_vm_grab_id(vm, ring, job);
651 652

error:
653
	mutex_unlock(&id_mgr->lock);
654
	return r;
A
Alex Deucher 已提交
655 656
}

657 658 659 660 661 662 663 664 665 666 667
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
668
		atomic_dec(&id_mgr->reserved_vmid_num);
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
685 686 687 688 689 690 691
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
692 693 694 695 696 697 698 699 700 701 702 703
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

704 705 706 707 708 709
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
710
{
711
	const struct amdgpu_ip_block *ip_block;
712 713 714
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
715

716
	has_compute_vm_bug = false;
717 718

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
719 720 721 722 723 724 725 726 727
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
728

729 730 731 732 733
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
734
		else
735
			ring->has_compute_vm_bug = false;
736 737 738
	}
}

739 740
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
741
{
742 743 744 745 746
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
747
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
748 749 750 751 752 753 754 755 756 757 758

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
759

760 761
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
762

763
	return vm_flush_needed || gds_switch_needed;
764 765
}

766 767 768
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
769 770
}

A
Alex Deucher 已提交
771 772 773 774
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
775
 * @vm_id: vmid number to use
776
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
777
 *
778
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
779
 */
M
Monk Liu 已提交
780
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
781
{
782
	struct amdgpu_device *adev = ring->adev;
783 784 785
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
786
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
787 788 789 790 791 792
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
793
	bool vm_flush_needed = job->vm_needs_flush;
794
	unsigned patch_offset = 0;
795
	int r;
796

797 798 799 800
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
801

M
Monk Liu 已提交
802
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
803
		return 0;
804

805 806
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
807

M
Monk Liu 已提交
808 809 810
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

811
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
812
		struct dma_fence *fence;
813

814 815
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
816

817 818 819
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
820

821
		mutex_lock(&id_mgr->lock);
822 823
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
824
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
825
		mutex_unlock(&id_mgr->lock);
826
	}
827

828
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
848
	}
849
	return 0;
850 851 852 853 854 855 856 857 858 859
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
860 861
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
862
{
863 864
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
865

866
	atomic64_set(&id->owner, 0);
867 868 869 870 871 872
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
873 874
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
895 896 897 898 899 900
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
901
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
902 903 904 905 906 907 908 909 910 911
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

912 913
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
914 915 916 917 918 919 920
			return bo_va;
		}
	}
	return NULL;
}

/**
921
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
922
 *
923
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
924 925 926 927 928 929 930 931 932
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
933 934 935
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
936
				  uint64_t flags)
A
Alex Deucher 已提交
937
{
938
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
939

940
	if (count < 3) {
941 942
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
943 944

	} else {
945
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
946 947 948 949
				      count, incr, flags);
	}
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
965
				   uint64_t flags)
966
{
967
	uint64_t src = (params->src + (addr >> 12) * 8);
968

969 970 971 972

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
973 974
}

A
Alex Deucher 已提交
975
/**
976
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
977
 *
978
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
979 980 981
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
982
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
983
 */
984
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
985 986 987
{
	uint64_t result;

988 989
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
990

991 992
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
993

994
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
995 996 997 998

	return result;
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1017
	uint64_t value;
1018

1019 1020
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1021
	for (i = 0; i < count; i++) {
1022 1023 1024
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1025
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1026
					i, value, flags);
1027 1028 1029 1030
		addr += incr;
	}
}

1031 1032
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1033 1034 1035 1036 1037
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1038
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1039 1040 1041 1042 1043 1044
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1045
/*
1046
 * amdgpu_vm_update_level - update a single level in the hierarchy
1047 1048 1049
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1050
 * @parent: parent directory
1051
 *
1052
 * Makes sure all entries in @parent are up to date.
1053 1054
 * Returns 0 for success, error for failure.
 */
1055 1056
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
1057
				  struct amdgpu_vm_pt *parent)
A
Alex Deucher 已提交
1058
{
1059
	struct amdgpu_bo *shadow;
1060 1061
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1062
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1063
	unsigned count = 0, pt_idx, ndw = 0;
1064
	struct amdgpu_job *job;
1065
	struct amdgpu_pte_update_params params;
1066
	struct dma_fence *fence = NULL;
1067
	uint32_t incr;
C
Chunming Zhou 已提交
1068

A
Alex Deucher 已提交
1069 1070
	int r;

1071 1072
	if (!parent->entries)
		return 0;
1073

1074 1075
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1076
	shadow = parent->base.bo->shadow;
A
Alex Deucher 已提交
1077

1078
	if (vm->use_cpu_for_update) {
1079
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1080
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1081
		if (unlikely(r))
1082
			return r;
1083

1084 1085 1086 1087
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1088

1089 1090
		/* padding, etc. */
		ndw = 64;
1091

1092 1093 1094
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

1095
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1096 1097 1098 1099 1100 1101 1102 1103 1104

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1105 1106 1107
		if (r)
			return r;

1108 1109 1110
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1111

A
Alex Deucher 已提交
1112

1113 1114
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1115 1116
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *bo = entry->base.bo;
A
Alex Deucher 已提交
1117 1118 1119 1120 1121
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1122 1123 1124 1125
		spin_lock(&vm->status_lock);
		list_del_init(&entry->base.vm_status);
		spin_unlock(&vm->status_lock);

A
Alex Deucher 已提交
1126
		pt = amdgpu_bo_gpu_offset(bo);
1127
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1128 1129 1130
		/* Don't update huge pages here */
		if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
		    parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
1131 1132
			continue;

1133
		parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
A
Alex Deucher 已提交
1134 1135

		pde = pd_addr + pt_idx * 8;
1136
		incr = amdgpu_bo_size(bo);
A
Alex Deucher 已提交
1137
		if (((last_pde + 8 * count) != pde) ||
1138 1139
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1140 1141

			if (count) {
1142
				if (shadow)
1143 1144 1145 1146 1147 1148 1149 1150 1151
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1152 1153 1154 1155
			}

			count = 1;
			last_pde = pde;
1156
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1157 1158 1159 1160 1161 1162
			last_pt = pt;
		} else {
			++count;
		}
	}

1163
	if (count) {
1164
		if (vm->root.base.bo->shadow)
1165 1166
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1167

1168 1169
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1170
	}
A
Alex Deucher 已提交
1171

1172 1173 1174 1175 1176
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
1177 1178
			amdgpu_sync_resv(adev, &job->sync,
					 parent->base.bo->tbo.resv,
1179
					 AMDGPU_FENCE_OWNER_VM, false);
1180 1181 1182
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
1183
						 AMDGPU_FENCE_OWNER_VM, false);
1184 1185 1186 1187 1188 1189

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1190

1191
			amdgpu_bo_fence(parent->base.bo, fence, true);
1192 1193
			dma_fence_put(vm->last_update);
			vm->last_update = fence;
1194
		}
1195
	}
A
Alex Deucher 已提交
1196 1197

	return 0;
C
Chunming Zhou 已提交
1198 1199

error_free:
1200
	amdgpu_job_free(job);
1201
	return r;
A
Alex Deucher 已提交
1202 1203
}

1204 1205 1206 1207 1208 1209 1210
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
1211 1212
static void amdgpu_vm_invalidate_level(struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent)
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1223
		if (!entry->base.bo)
1224 1225 1226
			continue;

		entry->addr = ~0ULL;
1227
		spin_lock(&vm->status_lock);
1228 1229
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
1230 1231
		spin_unlock(&vm->status_lock);
		amdgpu_vm_invalidate_level(vm, entry);
1232 1233 1234
	}
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1247
	int r = 0;
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
		if (bo) {
			struct amdgpu_vm_bo_base *parent;
			struct amdgpu_vm_pt *pt;

			parent = list_first_entry(&bo->va,
						  struct amdgpu_vm_bo_base,
						  bo_list);
			pt = container_of(parent, struct amdgpu_vm_pt, base);

			r = amdgpu_vm_update_level(adev, vm, pt);
			if (r) {
				amdgpu_vm_invalidate_level(vm, &vm->root);
				return r;
			}
			spin_lock(&vm->status_lock);
		} else {
			spin_lock(&vm->status_lock);
			list_del_init(&bo_base->vm_status);
		}
	}
	spin_unlock(&vm->status_lock);
1281

1282 1283 1284 1285 1286 1287
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1288
	return r;
1289 1290
}

1291
/**
1292
 * amdgpu_vm_find_entry - find the entry for an address
1293 1294 1295
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1296 1297
 * @entry: resulting entry or NULL
 * @parent: parent entry
1298
 *
1299
 * Find the vm_pt entry and it's parent for the given address.
1300
 */
1301 1302 1303
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1304 1305 1306
{
	unsigned idx, level = p->adev->vm_manager.num_level;

1307 1308 1309
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1310
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1311
		idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
1312 1313
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1314 1315 1316
	}

	if (level)
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1332 1333 1334 1335 1336
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1337 1338 1339 1340 1341 1342 1343
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1344
	    p->src ||
1345 1346
	    !(flags & AMDGPU_PTE_VALID)) {

1347
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1348 1349 1350
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
1351
		/* Set the huge page flag to stop scanning at this PDE */
1352 1353 1354
		flags |= AMDGPU_PDE_PTE;
	}

1355
	if (entry->addr == (dst | flags))
1356
		return;
1357

1358
	entry->addr = (dst | flags);
1359 1360

	if (use_cpu_update) {
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1373
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1374 1375
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1376 1377

		p->pages_addr = tmp;
1378
	} else {
1379 1380
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1381 1382 1383
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1384
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1385 1386 1387
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1388 1389
}

A
Alex Deucher 已提交
1390 1391 1392
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1393
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1394 1395 1396
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1397
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1398 1399
 * @flags: mapping flags
 *
1400
 * Update the page tables in the range @start - @end.
1401
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1402
 */
1403
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1404
				  uint64_t start, uint64_t end,
1405
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1406
{
1407 1408
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1409

1410
	uint64_t addr, pe_start;
1411
	struct amdgpu_bo *pt;
1412
	unsigned nptes;
1413
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1414 1415

	/* walk over the address space and update the page tables */
1416 1417 1418 1419 1420 1421 1422
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1423

A
Alex Deucher 已提交
1424 1425 1426
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1427
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1428

1429 1430
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1431 1432
		/* We don't need to update PTEs for huge pages */
		if (entry->addr & AMDGPU_PDE_PTE)
1433 1434
			continue;

1435
		pt = entry->base.bo;
1436
		if (use_cpu_update) {
1437
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1438 1439 1440 1441 1442 1443 1444
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1445
			pe_start = amdgpu_bo_gpu_offset(pt);
1446
		}
A
Alex Deucher 已提交
1447

1448 1449 1450
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1451 1452
	}

1453
	return 0;
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1465
 * Returns 0 for success, -EINVAL for failure.
1466
 */
1467
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1468
				uint64_t start, uint64_t end,
1469
				uint64_t dst, uint64_t flags)
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1489 1490
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1491 1492

	/* system pages are non continuously */
1493
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1494
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1495

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1513 1514
		if (r)
			return r;
1515

1516 1517
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1518
	}
1519 1520

	return 0;
A
Alex Deucher 已提交
1521 1522 1523 1524 1525 1526
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1527
 * @exclusive: fence we need to sync to
1528
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1529
 * @vm: requested vm
1530 1531 1532
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1533 1534 1535
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1536
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1537 1538 1539
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1540
				       struct dma_fence *exclusive,
1541
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1542
				       struct amdgpu_vm *vm,
1543
				       uint64_t start, uint64_t last,
1544
				       uint64_t flags, uint64_t addr,
1545
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1546
{
1547
	struct amdgpu_ring *ring;
1548
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1549
	unsigned nptes, ncmds, ndw;
1550
	struct amdgpu_job *job;
1551
	struct amdgpu_pte_update_params params;
1552
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1553 1554
	int r;

1555 1556
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1557
	params.vm = vm;
1558

1559 1560 1561 1562
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1563 1564 1565 1566 1567 1568 1569 1570
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1571
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1572 1573 1574 1575 1576 1577 1578 1579 1580
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1581
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1582

1583
	nptes = last - start + 1;
A
Alex Deucher 已提交
1584 1585

	/*
1586
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1587
	 *  entries or 2k dwords (whatever is smaller)
1588 1589
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1590
	 */
1591
	ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
A
Alex Deucher 已提交
1592 1593 1594 1595

	/* padding, etc. */
	ndw = 64;

1596 1597 1598
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1599
	if (pages_addr) {
1600
		/* copy commands needed */
1601
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1602

1603
		/* and also PTEs */
A
Alex Deucher 已提交
1604 1605
		ndw += nptes * 2;

1606 1607
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1608 1609
	} else {
		/* set page commands needed */
1610
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
A
Alex Deucher 已提交
1611

1612
		/* extra commands for begin/end fragments */
1613 1614
		ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
				* adev->vm_manager.fragment_size;
1615 1616

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1617 1618
	}

1619 1620
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1621
		return r;
1622

1623
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1624

1625
	if (pages_addr) {
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1639
		addr = 0;
1640 1641
	}

1642 1643 1644 1645
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1646
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1647
			     owner, false);
1648 1649
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1650

1651
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1652 1653 1654
	if (r)
		goto error_free;

1655 1656 1657
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1658

1659 1660
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1661 1662
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1663 1664
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1665

1666
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1667 1668
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1669
	return 0;
C
Chunming Zhou 已提交
1670 1671

error_free:
1672
	amdgpu_job_free(job);
1673
	amdgpu_vm_invalidate_level(vm, &vm->root);
1674
	return r;
A
Alex Deucher 已提交
1675 1676
}

1677 1678 1679 1680
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1681
 * @exclusive: fence we need to sync to
1682
 * @pages_addr: DMA addresses to use for mapping
1683 1684
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1685
 * @flags: HW flags for the mapping
1686
 * @nodes: array of drm_mm_nodes with the MC addresses
1687 1688 1689 1690 1691 1692 1693
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1694
				      struct dma_fence *exclusive,
1695
				      dma_addr_t *pages_addr,
1696 1697
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1698
				      uint64_t flags,
1699
				      struct drm_mm_node *nodes,
1700
				      struct dma_fence **fence)
1701
{
1702
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1703
	uint64_t pfn, start = mapping->start;
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1714 1715 1716
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1717 1718 1719
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1720 1721 1722 1723 1724 1725
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1726 1727
	trace_amdgpu_vm_bo_update(mapping);

1728 1729 1730 1731 1732 1733
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1734
	}
1735

1736
	do {
1737
		dma_addr_t *dma_addr = NULL;
1738 1739
		uint64_t max_entries;
		uint64_t addr, last;
1740

1741 1742 1743 1744 1745 1746 1747 1748
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1749

1750
		if (pages_addr) {
1751 1752
			uint64_t count;

1753
			max_entries = min(max_entries, 16ull * 1024ull);
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1770 1771
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1772
			addr += pfn << PAGE_SHIFT;
1773 1774
		}

1775
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1776
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1777 1778 1779 1780 1781
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1782 1783 1784 1785 1786
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1787
		start = last + 1;
1788

1789
	} while (unlikely(start != mapping->last + 1));
1790 1791 1792 1793

	return 0;
}

A
Alex Deucher 已提交
1794 1795 1796 1797 1798
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1799
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1800 1801 1802 1803 1804 1805
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1806
			bool clear)
A
Alex Deucher 已提交
1807
{
1808 1809
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1810
	struct amdgpu_bo_va_mapping *mapping;
1811
	dma_addr_t *pages_addr = NULL;
1812
	struct ttm_mem_reg *mem;
1813
	struct drm_mm_node *nodes;
1814
	struct dma_fence *exclusive, **last_update;
1815
	uint64_t flags;
A
Alex Deucher 已提交
1816 1817
	int r;

1818
	if (clear || !bo_va->base.bo) {
1819
		mem = NULL;
1820
		nodes = NULL;
1821 1822
		exclusive = NULL;
	} else {
1823 1824
		struct ttm_dma_tt *ttm;

1825
		mem = &bo_va->base.bo->tbo.mem;
1826 1827
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1828 1829
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1830
			pages_addr = ttm->dma_address;
1831
		}
1832
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1833 1834
	}

1835
	if (bo)
1836
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1837
	else
1838
		flags = 0x0;
A
Alex Deucher 已提交
1839

1840 1841 1842 1843 1844
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1845 1846
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1847
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1848

1849 1850
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1851
	}
1852 1853

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1854
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1855
					       mapping, flags, nodes,
1856
					       last_update);
A
Alex Deucher 已提交
1857 1858 1859 1860
		if (r)
			return r;
	}

1861 1862 1863 1864
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1865 1866
	}

A
Alex Deucher 已提交
1867
	spin_lock(&vm->status_lock);
1868
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1869 1870
	spin_unlock(&vm->status_lock);

1871 1872 1873 1874 1875 1876
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1877 1878
	}

A
Alex Deucher 已提交
1879 1880 1881
	return 0;
}

1882 1883 1884 1885 1886 1887 1888 1889 1890
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1891
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1892 1893 1894 1895
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1896
/**
1897
 * amdgpu_vm_prt_get - add a PRT user
1898 1899 1900
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1901 1902 1903
	if (!adev->gart.gart_funcs->set_prt)
		return;

1904 1905 1906 1907
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1908 1909 1910 1911 1912
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1913
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1914 1915 1916
		amdgpu_vm_update_prt_state(adev);
}

1917
/**
1918
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1919 1920 1921 1922 1923
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1924
	amdgpu_vm_prt_put(cb->adev);
1925 1926 1927
	kfree(cb);
}

1928 1929 1930 1931 1932 1933
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1934
	struct amdgpu_prt_cb *cb;
1935

1936 1937 1938 1939
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1940 1941 1942 1943 1944
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1945
		amdgpu_vm_prt_put(adev);
1946 1947 1948 1949 1950 1951 1952 1953
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1969 1970 1971 1972
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1973

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1984
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1985 1986 1987
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1988

1989 1990 1991 1992 1993 1994 1995 1996 1997
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1998
	}
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
2010 2011
}

A
Alex Deucher 已提交
2012 2013 2014 2015 2016
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2017 2018
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2019 2020 2021 2022 2023 2024 2025
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2026 2027
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2028 2029
{
	struct amdgpu_bo_va_mapping *mapping;
2030
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2031
	int r;
Y
Yong Zhao 已提交
2032
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
2033 2034 2035 2036 2037

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2038

Y
Yong Zhao 已提交
2039
		if (vm->pte_support_ats)
2040
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2041

2042
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2043
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2044
						init_pte_value, 0, &f);
2045
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2046
		if (r) {
2047
			dma_fence_put(f);
A
Alex Deucher 已提交
2048
			return r;
2049
		}
2050
	}
A
Alex Deucher 已提交
2051

2052 2053 2054 2055 2056
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2057
	}
2058

A
Alex Deucher 已提交
2059 2060 2061 2062 2063
	return 0;

}

/**
2064
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2065 2066 2067
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2068
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
2069
 *
2070
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
2071 2072
 * Returns 0 for success.
 *
2073
 * PTs have to be reserved!
A
Alex Deucher 已提交
2074
 */
2075
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2076
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2077
{
2078
	bool clear;
2079
	int r = 0;
A
Alex Deucher 已提交
2080 2081

	spin_lock(&vm->status_lock);
2082
	while (!list_empty(&vm->moved)) {
2083 2084
		struct amdgpu_bo_va *bo_va;

2085
		bo_va = list_first_entry(&vm->moved,
2086
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
2087
		spin_unlock(&vm->status_lock);
2088

2089 2090 2091 2092
		/* Per VM BOs never need to bo cleared in the page tables */
		clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
2093 2094 2095 2096 2097 2098 2099
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2100
	return r;
A
Alex Deucher 已提交
2101 2102 2103 2104 2105 2106 2107 2108 2109
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2110
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2126 2127 2128 2129 2130
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2131
	bo_va->ref_count = 1;
2132 2133
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2134

2135
	if (bo)
2136
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2137 2138 2139 2140

	return bo_va;
}

2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2158
	mapping->bo_va = bo_va;
2159 2160 2161 2162 2163 2164 2165 2166
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
2167 2168
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
2169 2170 2171 2172 2173
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2186
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2187 2188 2189 2190
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2191
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2192
{
2193
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2194 2195
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2196 2197
	uint64_t eaddr;

2198 2199
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2200
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2201 2202
		return -EINVAL;

A
Alex Deucher 已提交
2203
	/* make sure object fit at this offset */
2204
	eaddr = saddr + size - 1;
2205
	if (saddr >= eaddr ||
2206
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2207 2208 2209 2210 2211
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2212 2213
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2214 2215
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2216
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2217
			tmp->start, tmp->last + 1);
2218
		return -EINVAL;
A
Alex Deucher 已提交
2219 2220 2221
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2222 2223
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2224

2225 2226
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2227 2228 2229
	mapping->offset = offset;
	mapping->flags = flags;

2230
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2256
	struct amdgpu_bo *bo = bo_va->base.bo;
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2268
	    (bo && offset + size > amdgpu_bo_size(bo)))
2269 2270 2271 2272 2273 2274 2275
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2276
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2277 2278 2279 2280 2281 2282 2283 2284
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2285 2286
	mapping->start = saddr;
	mapping->last = eaddr;
2287 2288 2289
	mapping->offset = offset;
	mapping->flags = flags;

2290
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2291

A
Alex Deucher 已提交
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2305
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2306 2307 2308 2309 2310 2311
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2312
	struct amdgpu_vm *vm = bo_va->base.vm;
2313
	bool valid = true;
A
Alex Deucher 已提交
2314

2315
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2316

2317
	list_for_each_entry(mapping, &bo_va->valids, list) {
2318
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2319 2320 2321
			break;
	}

2322 2323 2324 2325
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2326
			if (mapping->start == saddr)
2327 2328 2329
				break;
		}

2330
		if (&mapping->list == &bo_va->invalids)
2331
			return -ENOENT;
A
Alex Deucher 已提交
2332
	}
2333

A
Alex Deucher 已提交
2334
	list_del(&mapping->list);
2335
	amdgpu_vm_it_remove(mapping, &vm->va);
2336
	mapping->bo_va = NULL;
2337
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2338

2339
	if (valid)
A
Alex Deucher 已提交
2340
		list_add(&mapping->list, &vm->freed);
2341
	else
2342 2343
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2344 2345 2346 2347

	return 0;
}

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2375
	INIT_LIST_HEAD(&before->list);
2376 2377 2378 2379 2380 2381

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2382
	INIT_LIST_HEAD(&after->list);
2383 2384

	/* Now gather all removed mappings */
2385 2386
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2387
		/* Remember mapping split at the start */
2388 2389 2390
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2391 2392 2393 2394 2395 2396
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2397 2398 2399
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2400
			after->offset = tmp->offset;
2401
			after->offset += after->start - tmp->start;
2402 2403 2404 2405 2406 2407
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2408 2409

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2410 2411 2412 2413
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2414
		amdgpu_vm_it_remove(tmp, &vm->va);
2415 2416
		list_del(&tmp->list);

2417 2418 2419 2420
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2421

2422
		tmp->bo_va = NULL;
2423 2424 2425 2426
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2427 2428
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2429
		amdgpu_vm_it_insert(before, &vm->va);
2430 2431 2432 2433 2434 2435 2436
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2437
	if (!list_empty(&after->list)) {
2438
		amdgpu_vm_it_insert(after, &vm->va);
2439 2440 2441 2442 2443 2444 2445 2446 2447
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2461 2462 2463 2464 2465 2466
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2467
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2468 2469 2470 2471 2472 2473 2474
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2475
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2476

2477
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2478 2479

	spin_lock(&vm->status_lock);
2480
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2481 2482
	spin_unlock(&vm->status_lock);

2483
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2484
		list_del(&mapping->list);
2485
		amdgpu_vm_it_remove(mapping, &vm->va);
2486
		mapping->bo_va = NULL;
2487
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2488 2489 2490 2491
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2492
		amdgpu_vm_it_remove(mapping, &vm->va);
2493 2494
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2495
	}
2496

2497
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2508
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2509 2510
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2511
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2512
{
2513 2514 2515
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2516 2517
		struct amdgpu_vm *vm = bo_base->vm;

2518
		bo_base->moved = true;
2519 2520
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2521 2522 2523 2524 2525
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2526 2527 2528 2529
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2530 2531 2532 2533 2534
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2535
			continue;
2536
		}
2537

2538 2539
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2540
			list_add(&bo_base->vm_status, &vm->moved);
2541
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2542 2543 2544
	}
}

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
2559 2560 2561 2562 2563
 * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
 *
 * @adev: amdgpu_device pointer
 * @fragment_size_default: the default fragment size if it's set auto
 */
2564 2565
void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev,
				 uint32_t fragment_size_default)
2566 2567 2568 2569 2570 2571 2572 2573 2574
{
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
}

/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2575 2576 2577 2578
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2579
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2580
			   uint32_t fragment_size_default)
2581 2582
{
	/* adjust vm size firstly */
2583 2584 2585 2586
	if (amdgpu_vm_size != -1)
		vm_size = amdgpu_vm_size;

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2587 2588 2589 2590

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
2591
			amdgpu_vm_get_block_size(vm_size);
2592 2593 2594
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

2595 2596
	amdgpu_vm_set_fragment_size(adev, fragment_size_default);

2597 2598 2599
	DRM_INFO("vm size is %u GB, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.block_size,
		 adev->vm_manager.fragment_size);
2600 2601
}

A
Alex Deucher 已提交
2602 2603 2604 2605 2606
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2607
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2608
 *
2609
 * Init @vm fields.
A
Alex Deucher 已提交
2610
 */
2611
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2612
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2613 2614
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2615
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2616 2617
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2618
	struct amd_sched_rq *rq;
2619
	int r, i;
2620
	u64 flags;
Y
Yong Zhao 已提交
2621
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2622

2623
	vm->va = RB_ROOT_CACHED;
2624
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2625 2626
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2627
	spin_lock_init(&vm->status_lock);
2628
	INIT_LIST_HEAD(&vm->evicted);
2629
	INIT_LIST_HEAD(&vm->relocated);
2630
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2631
	INIT_LIST_HEAD(&vm->freed);
2632

2633
	/* create scheduler entity for page table updates */
2634 2635 2636 2637

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2638 2639
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
2640
				  rq, amdgpu_sched_jobs, NULL);
2641
	if (r)
2642
		return r;
2643

Y
Yong Zhao 已提交
2644 2645 2646
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2647 2648
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2649 2650 2651

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
2652 2653 2654
			init_pde_value = AMDGPU_PTE_DEFAULT_ATC
					| AMDGPU_PDE_PTE;

Y
Yong Zhao 已提交
2655 2656
		}
	} else
2657 2658 2659 2660 2661 2662
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2663
	vm->last_update = NULL;
2664

2665 2666 2667 2668 2669 2670 2671 2672
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2673
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2674
			     AMDGPU_GEM_DOMAIN_VRAM,
2675
			     flags,
2676
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2677
	if (r)
2678 2679
		goto error_free_sched_entity;

2680 2681 2682
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2683 2684

	if (vm->use_cpu_for_update) {
2685
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2686 2687 2688
		if (r)
			goto error_free_root;

2689
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
2690
		amdgpu_bo_unreserve(vm->root.base.bo);
2691 2692 2693
		if (r)
			goto error_free_root;
	}
A
Alex Deucher 已提交
2694

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2706 2707
	}

2708
	INIT_KFIFO(vm->faults);
2709
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2710 2711

	return 0;
2712

2713
error_free_root:
2714 2715 2716
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2717 2718 2719 2720 2721

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2722 2723
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

2735 2736 2737 2738 2739
	if (level->base.bo) {
		list_del(&level->base.bo_list);
		list_del(&level->base.vm_status);
		amdgpu_bo_unref(&level->base.bo->shadow);
		amdgpu_bo_unref(&level->base.bo);
2740 2741 2742 2743 2744 2745
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2746
	kvfree(level->entries);
2747 2748
}

A
Alex Deucher 已提交
2749 2750 2751 2752 2753 2754
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2755
 * Tear down @vm.
A
Alex Deucher 已提交
2756 2757 2758 2759 2760
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2761
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2762
	struct amdgpu_bo *root;
2763
	u64 fault;
2764
	int i, r;
A
Alex Deucher 已提交
2765

2766 2767 2768 2769
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2770 2771 2772 2773 2774 2775 2776 2777
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2778
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2779

2780
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2781 2782
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2783 2784
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2785
		list_del(&mapping->list);
2786
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2787 2788 2789
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2790
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2791
			amdgpu_vm_prt_fini(adev, vm);
2792
			prt_fini_needed = false;
2793
		}
2794

A
Alex Deucher 已提交
2795
		list_del(&mapping->list);
2796
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2797 2798
	}

2799 2800 2801 2802 2803 2804 2805 2806 2807
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
		amdgpu_vm_free_levels(&vm->root);
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2808
	dma_fence_put(vm->last_update);
2809 2810
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2811
}
2812

2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	spin_unlock(&adev->vm_manager.pasid_lock);
	if (!vm)
		/* VM not found, can't track fault credit */
		return true;

	/* No lock needed. only accessed by IRQ handler */
	if (!vm->fault_credit)
		/* Too many faults in this VM */
		return false;

	vm->fault_credit--;
	return true;
}

2843 2844 2845 2846 2847 2848 2849 2850 2851
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2852 2853 2854 2855 2856
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2857

2858 2859
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2860
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2861

2862 2863 2864 2865 2866 2867
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2868
	}
2869

2870 2871
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2872 2873 2874
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2875
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2876
	atomic64_set(&adev->vm_manager.client_counter, 0);
2877
	spin_lock_init(&adev->vm_manager.prt_lock);
2878
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2896 2897
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2898 2899
}

2900 2901 2902 2903 2904 2905 2906 2907 2908
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2909
	unsigned i, j;
2910

2911 2912 2913
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2914 2915 2916
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2917

2918 2919 2920 2921 2922 2923 2924 2925
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2926
	}
2927
}
C
Chunming Zhou 已提交
2928 2929 2930 2931

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2932 2933 2934
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2935 2936 2937

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2938 2939 2940 2941 2942 2943
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2944
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2945
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2946 2947 2948 2949 2950 2951 2952
		break;
	default:
		return -EINVAL;
	}

	return 0;
}