amdgpu_vm.c 56.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102 103 104 105 106 107 108 109
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
110 111 112
}

/**
113
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
114 115 116
 *
 * @adev: amdgpu_device pointer
 *
117
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
118
 */
119
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
120
{
121
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
122 123 124
}

/**
125
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
126 127
 *
 * @vm: vm providing the BOs
128
 * @validated: head of validation list
129
 * @entry: entry to add
A
Alex Deucher 已提交
130 131
 *
 * Add the page directory to the list of BOs to
132
 * validate for command submission.
A
Alex Deucher 已提交
133
 */
134 135 136
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
137
{
138
	entry->robj = vm->root.bo;
139
	entry->priority = 0;
140
	entry->tv.bo = &entry->robj->tbo;
141
	entry->tv.shared = true;
142
	entry->user_pages = NULL;
143 144
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
145

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

187
/**
188
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
189
 *
190
 * @adev: amdgpu device pointer
191
 * @vm: vm providing the BOs
192 193
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
194
 *
195
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
196
 */
197 198 199
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
200
{
201
	uint64_t num_evictions;
A
Alex Deucher 已提交
202

203 204 205 206 207
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
208
		return 0;
209

210
	return amdgpu_vm_validate_level(&vm->root, validate, param);
211 212 213
}

/**
214
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
215 216 217 218 219 220
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
221
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
222 223 224
{
	unsigned i;

225 226
	if (!parent->entries)
		return;
227

228 229 230 231
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
232 233
			continue;

234 235
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
236
	}
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
254
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
255 256
}

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
		amdgpu_vm_block_size;
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

288 289 290 291 292
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
293 294 295 296 297

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
298 299
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
330 331 332 333 334
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
335 336 337 338 339 340 341 342
			if (r)
				return r;
		}
	}

	return 0;
}

343 344 345 346 347 348 349 350 351 352 353 354 355 356
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
357
	uint64_t last_pfn;
358 359 360 361 362 363 364 365 366
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
367
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
368 369 370 371 372 373 374
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

375
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
376 377
}

378 379 380 381 382 383 384 385 386 387
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
388 389
{
	return id->current_gpu_reset_count !=
390
		atomic_read(&adev->gpu_reset_counter);
391 392
}

A
Alex Deucher 已提交
393 394 395 396
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
397 398
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
399
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
400
 *
401
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
402
 */
403
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
404
		      struct amdgpu_sync *sync, struct dma_fence *fence,
405
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
406 407
{
	struct amdgpu_device *adev = ring->adev;
408
	uint64_t fence_context = adev->fence_context + ring->idx;
409
	struct dma_fence *updates = sync->last_vm_update;
410
	struct amdgpu_vm_id *id, *idle;
411
	struct dma_fence **fences;
412 413 414 415 416 417 418
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
419

420 421
	mutex_lock(&adev->vm_manager.lock);

422
	/* Check if we have an idle VMID */
423
	i = 0;
424
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
425 426
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
427
			break;
428
		++i;
429 430
	}

431
	/* If we can't find a idle VMID to use, wait till one becomes available */
432
	if (&idle->list == &adev->vm_manager.ids_lru) {
433 434
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
435
		struct dma_fence_array *array;
436 437 438
		unsigned j;

		for (j = 0; j < i; ++j)
439
			dma_fence_get(fences[j]);
440

441
		array = dma_fence_array_create(i, fences, fence_context,
442 443 444
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
445
				dma_fence_put(fences[j]);
446 447 448 449 450 451 452
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
453
		dma_fence_put(&array->base);
454 455 456 457 458 459 460 461 462
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

463
	job->vm_needs_flush = true;
464 465 466
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
467
		struct dma_fence *flushed;
468 469 470 471

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
472

473 474 475
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
476
		if (amdgpu_vm_had_gpu_reset(adev, id))
477
			continue;
478 479 480 481

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

482
		if (job->vm_pd_addr != id->pd_gpu_addr)
483 484
			continue;

485 486 487 488
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
489
		    !dma_fence_is_signaled(id->last_flush))
490 491 492 493
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
494
		    (!flushed || dma_fence_is_later(updates, flushed)))
495 496
			continue;

497 498 499
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
500 501 502
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
503

504 505
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
506

507 508
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
509
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
510

511 512
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
513

514
	} while (i != ring->idx);
515

516 517
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
518

519 520
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
521 522
	if (r)
		goto error;
523

524
	dma_fence_put(id->last_flush);
525 526
	id->last_flush = NULL;

527 528
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
529

530
	id->pd_gpu_addr = job->vm_pd_addr;
531
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
532
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
533
	atomic64_set(&id->owner, vm->client_id);
534
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
535

536
	job->vm_id = id - adev->vm_manager.ids;
537
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
538 539

error:
540
	mutex_unlock(&adev->vm_manager.lock);
541
	return r;
A
Alex Deucher 已提交
542 543
}

544 545 546
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
547
	const struct amdgpu_ip_block *ip_block;
548

549
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
550 551 552 553 554 555 556
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

557
	if (ip_block->version->major <= 7) {
558 559
		/* gfx7 has no workaround */
		return true;
560
	} else if (ip_block->version->major == 8) {
561 562 563 564 565 566 567 568 569
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
570 571 572 573 574 575 576 577 578 579
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
580 581 582 583
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
584
 * @vm_id: vmid number to use
585
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
586
 *
587
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
588
 */
589
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
590
{
591
	struct amdgpu_device *adev = ring->adev;
592
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
593
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
594 595 596 597 598 599
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
600
	int r;
601

602
	if (job->vm_needs_flush || gds_switch_needed ||
603
		amdgpu_vm_had_gpu_reset(adev, id) ||
604 605
		amdgpu_vm_ring_has_compute_vm_bug(ring)) {
		unsigned patch_offset = 0;
606

607 608
		if (ring->funcs->init_cond_exec)
			patch_offset = amdgpu_ring_init_cond_exec(ring);
609

610 611 612 613
		if (ring->funcs->emit_pipeline_sync &&
			(job->vm_needs_flush || gds_switch_needed ||
			amdgpu_vm_ring_has_compute_vm_bug(ring)))
			amdgpu_ring_emit_pipeline_sync(ring);
614

615
		if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
616
			amdgpu_vm_had_gpu_reset(adev, id))) {
617 618
			struct dma_fence *fence;
			u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
619

620 621
			trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
			amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
622

623 624 625
			r = amdgpu_fence_emit(ring, &fence);
			if (r)
				return r;
626

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
			mutex_lock(&adev->vm_manager.lock);
			dma_fence_put(id->last_flush);
			id->last_flush = fence;
			mutex_unlock(&adev->vm_manager.lock);
		}

		if (gds_switch_needed) {
			id->gds_base = job->gds_base;
			id->gds_size = job->gds_size;
			id->gws_base = job->gws_base;
			id->gws_size = job->gws_size;
			id->oa_base = job->oa_base;
			id->oa_size = job->oa_size;
			amdgpu_ring_emit_gds_switch(ring, job->vm_id,
							job->gds_base, job->gds_size,
							job->gws_base, job->gws_size,
							job->oa_base, job->oa_size);
		}

		if (ring->funcs->patch_cond_exec)
			amdgpu_ring_patch_cond_exec(ring, patch_offset);

		/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
		if (ring->funcs->emit_switch_buffer) {
			amdgpu_ring_emit_switch_buffer(ring);
			amdgpu_ring_emit_switch_buffer(ring);
		}
	}
655
	return 0;
656 657 658 659 660 661 662 663 664 665 666 667
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
668 669 670 671 672 673 674 675
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
676 677 678 679 680 681 682 683
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
684
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
704
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
705
 *
706
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
707 708 709 710 711 712 713 714 715
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
716 717 718
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
719
				  uint64_t flags)
A
Alex Deucher 已提交
720
{
721
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
722

723
	if (count < 3) {
724 725
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
726 727

	} else {
728
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
729 730 731 732
				      count, incr, flags);
	}
}

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
748
				   uint64_t flags)
749
{
750
	uint64_t src = (params->src + (addr >> 12) * 8);
751

752 753 754 755

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
756 757
}

A
Alex Deucher 已提交
758
/**
759
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
760
 *
761
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
762 763 764
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
765
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
766
 */
767
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
768 769 770
{
	uint64_t result;

771 772
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
773

774 775
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
776

777
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
778 779 780 781

	return result;
}

782
/*
783
 * amdgpu_vm_update_level - update a single level in the hierarchy
784 785 786
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
787
 * @parent: parent directory
788
 *
789
 * Makes sure all entries in @parent are up to date.
790 791
 * Returns 0 for success, error for failure.
 */
792 793 794 795
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
796
{
797
	struct amdgpu_bo *shadow;
798
	struct amdgpu_ring *ring;
799
	uint64_t pd_addr, shadow_addr;
800
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
801
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
802
	unsigned count = 0, pt_idx, ndw;
803
	struct amdgpu_job *job;
804
	struct amdgpu_pte_update_params params;
805
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
806

A
Alex Deucher 已提交
807 808
	int r;

809 810
	if (!parent->entries)
		return 0;
811 812
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
813 814 815 816
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
817
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
818

819 820 821
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
822 823 824 825 826 827 828 829 830 831
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

832 833
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
834
		return r;
835

836 837
	memset(&params, 0, sizeof(params));
	params.adev = adev;
838
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
839

840 841 842
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
843 844 845 846 847
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

848
		if (bo->shadow) {
849
			struct amdgpu_bo *pt_shadow = bo->shadow;
850

851 852
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
853 854 855 856
			if (r)
				return r;
		}

A
Alex Deucher 已提交
857
		pt = amdgpu_bo_gpu_offset(bo);
858
		if (parent->entries[pt_idx].addr == pt)
859 860
			continue;

861
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
862 863 864

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
865 866
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
867 868

			if (count) {
A
Alex Xie 已提交
869 870 871
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

872 873 874
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
875
							      pt_addr, count,
876 877 878
							      incr,
							      AMDGPU_PTE_VALID);

879
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
880
						      pt_addr, count, incr,
881
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
882 883 884 885
			}

			count = 1;
			last_pde = pde;
886
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
887 888 889 890 891 892
			last_pt = pt;
		} else {
			++count;
		}
	}

893
	if (count) {
A
Alex Xie 已提交
894 895
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

896
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
897
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
898 899
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
900
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
901
				      count, incr, AMDGPU_PTE_VALID);
902
	}
A
Alex Deucher 已提交
903

904 905
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
906 907 908
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
909
				 AMDGPU_FENCE_OWNER_VM);
910 911 912
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
913

914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
934

935 936 937 938
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
939 940

	return 0;
C
Chunming Zhou 已提交
941 942

error_free:
943
	amdgpu_job_free(job);
944
	return r;
A
Alex Deucher 已提交
945 946
}

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
		idx = addr >> (amdgpu_vm_block_size * level--);
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
988 989 990
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
991
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
992 993 994
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
995
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
996 997
 * @flags: mapping flags
 *
998
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
999
 */
1000
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1001
				  uint64_t start, uint64_t end,
1002
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1003
{
1004 1005
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

1006
	uint64_t cur_pe_start, cur_nptes, cur_dst;
1007
	uint64_t addr; /* next GPU address to be updated */
1008 1009 1010 1011 1012 1013
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
1014
	pt = amdgpu_vm_get_pt(params, addr);
1015 1016
	if (!pt) {
		pr_err("PT not found, aborting update_ptes\n");
1017
		return;
1018
	}
1019

1020 1021 1022
	if (params->shadow) {
		if (!pt->shadow)
			return;
1023
		pt = pt->shadow;
1024
	}
1025 1026 1027 1028 1029 1030 1031
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
1032
	cur_nptes = nptes;
1033 1034 1035 1036 1037
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
1038 1039

	/* walk over the address space and update the page tables */
1040
	while (addr < end) {
1041
		pt = amdgpu_vm_get_pt(params, addr);
1042 1043
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1044
			return;
1045
		}
1046

1047 1048 1049
		if (params->shadow) {
			if (!pt->shadow)
				return;
1050
			pt = pt->shadow;
1051
		}
A
Alex Deucher 已提交
1052 1053 1054 1055 1056 1057

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

1058 1059
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1060

1061 1062
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
1063
			/* The next ptb is consecutive to current ptb.
1064
			 * Don't call the update function now.
1065 1066
			 * Will update two ptbs together in future.
			*/
1067
			cur_nptes += nptes;
1068
		} else {
1069 1070
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1071

1072
			cur_pe_start = next_pe_start;
1073
			cur_nptes = nptes;
1074
			cur_dst = dst;
A
Alex Deucher 已提交
1075 1076
		}

1077
		/* for next ptb*/
A
Alex Deucher 已提交
1078 1079 1080 1081
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1082 1083
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1098
				uint64_t dst, uint64_t flags)
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1119 1120 1121
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1122 1123 1124 1125 1126

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1127
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1128 1129
	    (frag_start >= frag_end)) {

1130
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1131 1132 1133 1134 1135
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1136
		amdgpu_vm_update_ptes(params, start, frag_start,
1137 1138 1139 1140 1141
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1142
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1143
			      flags | frag_flags);
1144 1145 1146 1147

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1148
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1149
	}
A
Alex Deucher 已提交
1150 1151 1152 1153 1154 1155
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1156
 * @exclusive: fence we need to sync to
1157 1158
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1159
 * @vm: requested vm
1160 1161 1162
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1163 1164 1165
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1166
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1167 1168 1169
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1170
				       struct dma_fence *exclusive,
1171 1172
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1173
				       struct amdgpu_vm *vm,
1174
				       uint64_t start, uint64_t last,
1175
				       uint64_t flags, uint64_t addr,
1176
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1177
{
1178
	struct amdgpu_ring *ring;
1179
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1180
	unsigned nptes, ncmds, ndw;
1181
	struct amdgpu_job *job;
1182
	struct amdgpu_pte_update_params params;
1183
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1184 1185
	int r;

1186 1187
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1188
	params.vm = vm;
1189 1190
	params.src = src;

1191
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1192

1193 1194 1195 1196
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1197
	nptes = last - start + 1;
A
Alex Deucher 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1208
	if (src) {
A
Alex Deucher 已提交
1209 1210 1211
		/* only copy commands needed */
		ndw += ncmds * 7;

1212 1213
		params.func = amdgpu_vm_do_copy_ptes;

1214 1215 1216
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1217

1218
		/* and also PTEs */
A
Alex Deucher 已提交
1219 1220
		ndw += nptes * 2;

1221 1222
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1223 1224 1225 1226 1227 1228
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1229 1230

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1231 1232
	}

1233 1234
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1235
		return r;
1236

1237
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1238

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1253
		addr = 0;
1254 1255
	}

1256 1257 1258 1259
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1260
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1261 1262 1263
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1264

1265
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1266 1267 1268
	if (r)
		goto error_free;

1269
	params.shadow = true;
1270
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1271
	params.shadow = false;
1272
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1273

1274 1275
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1276 1277
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1278 1279
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1280

1281
	amdgpu_bo_fence(vm->root.bo, f, true);
1282 1283
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1284
	return 0;
C
Chunming Zhou 已提交
1285 1286

error_free:
1287
	amdgpu_job_free(job);
1288
	return r;
A
Alex Deucher 已提交
1289 1290
}

1291 1292 1293 1294
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1295
 * @exclusive: fence we need to sync to
1296 1297
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1298 1299
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1300
 * @flags: HW flags for the mapping
1301
 * @nodes: array of drm_mm_nodes with the MC addresses
1302 1303 1304 1305 1306 1307 1308
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1309
				      struct dma_fence *exclusive,
1310
				      uint64_t gtt_flags,
1311
				      dma_addr_t *pages_addr,
1312 1313
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1314
				      uint64_t flags,
1315
				      struct drm_mm_node *nodes,
1316
				      struct dma_fence **fence)
1317
{
1318
	uint64_t pfn, src = 0, start = mapping->start;
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1329 1330 1331
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1332 1333 1334
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1335 1336
	trace_amdgpu_vm_bo_update(mapping);

1337 1338 1339 1340 1341 1342
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1343
	}
1344

1345 1346 1347
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1348

1349 1350 1351 1352 1353 1354 1355 1356
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1357

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1370
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1371 1372
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1373 1374 1375 1376 1377
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1378 1379 1380 1381 1382
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1383
		start = last + 1;
1384

1385
	} while (unlikely(start != mapping->last + 1));
1386 1387 1388 1389

	return 0;
}

A
Alex Deucher 已提交
1390 1391 1392 1393 1394
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1395
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1396 1397 1398 1399 1400 1401
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1402
			bool clear)
A
Alex Deucher 已提交
1403 1404 1405
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1406
	dma_addr_t *pages_addr = NULL;
1407
	uint64_t gtt_flags, flags;
1408
	struct ttm_mem_reg *mem;
1409
	struct drm_mm_node *nodes;
1410
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1411 1412
	int r;

1413
	if (clear || !bo_va->bo) {
1414
		mem = NULL;
1415
		nodes = NULL;
1416 1417
		exclusive = NULL;
	} else {
1418 1419
		struct ttm_dma_tt *ttm;

1420
		mem = &bo_va->bo->tbo.mem;
1421 1422
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1423 1424 1425
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1426
		}
1427
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1428 1429
	}

1430 1431 1432 1433 1434 1435 1436 1437 1438
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1439

1440 1441 1442 1443 1444 1445
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1446 1447
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1448
					       mapping, flags, nodes,
1449
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1450 1451 1452 1453
		if (r)
			return r;
	}

1454 1455 1456 1457 1458 1459 1460 1461
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1462
	spin_lock(&vm->status_lock);
1463
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1464
	list_del_init(&bo_va->vm_status);
1465
	if (clear)
1466
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1467 1468 1469 1470 1471
	spin_unlock(&vm->status_lock);

	return 0;
}

1472 1473 1474 1475 1476 1477 1478 1479 1480
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1481
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1482 1483 1484 1485
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1486
/**
1487
 * amdgpu_vm_prt_get - add a PRT user
1488 1489 1490
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1491 1492 1493
	if (!adev->gart.gart_funcs->set_prt)
		return;

1494 1495 1496 1497
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1498 1499 1500 1501 1502
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1503
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1504 1505 1506
		amdgpu_vm_update_prt_state(adev);
}

1507
/**
1508
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1509 1510 1511 1512 1513
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1514
	amdgpu_vm_prt_put(cb->adev);
1515 1516 1517
	kfree(cb);
}

1518 1519 1520 1521 1522 1523
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1524
	struct amdgpu_prt_cb *cb;
1525

1526 1527 1528 1529
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1530 1531 1532 1533 1534
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1535
		amdgpu_vm_prt_put(adev);
1536 1537 1538 1539 1540 1541 1542 1543
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1559 1560 1561 1562
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1563

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1574
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1575 1576 1577
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1578

1579 1580 1581 1582 1583 1584 1585 1586 1587
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1588
	}
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1600 1601
}

A
Alex Deucher 已提交
1602 1603 1604 1605 1606
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1607 1608
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1609 1610 1611 1612 1613 1614 1615
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1616 1617
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1618 1619
{
	struct amdgpu_bo_va_mapping *mapping;
1620
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1621 1622 1623 1624 1625 1626
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1627

1628
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1629 1630
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1631
		if (r) {
1632
			dma_fence_put(f);
A
Alex Deucher 已提交
1633
			return r;
1634
		}
1635
	}
A
Alex Deucher 已提交
1636

1637 1638 1639 1640 1641
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1642
	}
1643

A
Alex Deucher 已提交
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1660
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1661
{
1662
	struct amdgpu_bo_va *bo_va = NULL;
1663
	int r = 0;
A
Alex Deucher 已提交
1664 1665 1666 1667 1668 1669

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1670

1671
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1672 1673 1674 1675 1676 1677 1678
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1679
	if (bo_va)
1680
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1681 1682

	return r;
A
Alex Deucher 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1692
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1712 1713
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1714
	INIT_LIST_HEAD(&bo_va->vm_status);
1715

1716 1717
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1734
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1735 1736 1737 1738
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1739
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1740
{
1741
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1742 1743 1744
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1745 1746
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1747
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1748 1749
		return -EINVAL;

A
Alex Deucher 已提交
1750
	/* make sure object fit at this offset */
1751
	eaddr = saddr + size - 1;
1752 1753
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1754 1755 1756 1757 1758
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1759 1760
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1761 1762
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1763 1764
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
1765
		return -EINVAL;
A
Alex Deucher 已提交
1766 1767 1768
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1769 1770
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1771 1772

	INIT_LIST_HEAD(&mapping->list);
1773 1774
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1775 1776 1777
	mapping->offset = offset;
	mapping->flags = flags;

1778
	list_add(&mapping->list, &bo_va->invalids);
1779
	amdgpu_vm_it_insert(mapping, &vm->va);
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1837 1838
	mapping->start = saddr;
	mapping->last = eaddr;
1839 1840 1841 1842
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
1843
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
1844

1845 1846 1847
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1861
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1862 1863 1864 1865 1866 1867 1868
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1869
	bool valid = true;
A
Alex Deucher 已提交
1870

1871
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1872

1873
	list_for_each_entry(mapping, &bo_va->valids, list) {
1874
		if (mapping->start == saddr)
A
Alex Deucher 已提交
1875 1876 1877
			break;
	}

1878 1879 1880 1881
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
1882
			if (mapping->start == saddr)
1883 1884 1885
				break;
		}

1886
		if (&mapping->list == &bo_va->invalids)
1887
			return -ENOENT;
A
Alex Deucher 已提交
1888
	}
1889

A
Alex Deucher 已提交
1890
	list_del(&mapping->list);
1891
	amdgpu_vm_it_remove(mapping, &vm->va);
1892
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1893

1894
	if (valid)
A
Alex Deucher 已提交
1895
		list_add(&mapping->list, &vm->freed);
1896
	else
1897 1898
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1899 1900 1901 1902

	return 0;
}

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1930
	INIT_LIST_HEAD(&before->list);
1931 1932 1933 1934 1935 1936

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1937
	INIT_LIST_HEAD(&after->list);
1938 1939

	/* Now gather all removed mappings */
1940 1941
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
1942
		/* Remember mapping split at the start */
1943 1944 1945
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
1946 1947 1948 1949 1950 1951
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
1952 1953 1954
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
1955
			after->offset = tmp->offset;
1956
			after->offset += after->start - tmp->start;
1957 1958 1959 1960 1961 1962
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
1963 1964

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1965 1966 1967 1968
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
1969
		amdgpu_vm_it_remove(tmp, &vm->va);
1970 1971
		list_del(&tmp->list);

1972 1973 1974 1975
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
1976 1977 1978 1979 1980

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1981 1982
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1983
		amdgpu_vm_it_insert(before, &vm->va);
1984 1985 1986 1987 1988 1989 1990
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1991
	if (!list_empty(&after->list)) {
1992
		amdgpu_vm_it_insert(after, &vm->va);
1993 1994 1995 1996 1997 1998 1999 2000 2001
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2002 2003 2004 2005 2006 2007
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2008
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2024
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2025
		list_del(&mapping->list);
2026
		amdgpu_vm_it_remove(mapping, &vm->va);
2027
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2028 2029 2030 2031
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2032
		amdgpu_vm_it_remove(mapping, &vm->va);
2033 2034
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2035
	}
2036

2037
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2048
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2049 2050 2051 2052 2053 2054 2055
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2056 2057
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2058
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2059
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2060 2061 2062 2063 2064 2065 2066 2067 2068
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2069
 * Init @vm fields.
A
Alex Deucher 已提交
2070 2071 2072 2073 2074
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
2075 2076
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2077
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
2078 2079
	int i, r;

2080 2081
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
2082
	vm->va = RB_ROOT;
2083
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2084 2085
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2086
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2087
	INIT_LIST_HEAD(&vm->freed);
2088

2089
	/* create scheduler entity for page table updates */
2090 2091 2092 2093

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2094 2095 2096 2097
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2098
		return r;
2099

2100
	vm->last_dir_update = NULL;
2101

2102
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2103
			     AMDGPU_GEM_DOMAIN_VRAM,
2104
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2105
			     AMDGPU_GEM_CREATE_SHADOW |
2106 2107
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2108
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2109
	if (r)
2110 2111
		goto error_free_sched_entity;

2112
	r = amdgpu_bo_reserve(vm->root.bo, false);
2113
	if (r)
2114
		goto error_free_root;
2115

2116
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2117
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2118 2119

	return 0;
2120

2121 2122 2123 2124
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2125 2126 2127 2128 2129

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2155 2156 2157 2158 2159 2160
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2161
 * Tear down @vm.
A
Alex Deucher 已提交
2162 2163 2164 2165 2166
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2167
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2168

2169
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2170

A
Alex Deucher 已提交
2171 2172 2173
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2174
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2175
		list_del(&mapping->list);
2176
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2177 2178 2179
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2180
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2181
			amdgpu_vm_prt_fini(adev, vm);
2182
			prt_fini_needed = false;
2183
		}
2184

A
Alex Deucher 已提交
2185
		list_del(&mapping->list);
2186
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2187 2188
	}

2189
	amdgpu_vm_free_levels(&vm->root);
2190
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2191
}
2192

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2207 2208
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2209
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2210 2211
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2212
	}
2213

2214 2215
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2216 2217 2218
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2219
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2220
	atomic64_set(&adev->vm_manager.client_counter, 0);
2221
	spin_lock_init(&adev->vm_manager.prt_lock);
2222
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2223 2224
}

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2236 2237 2238
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2239
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2240
		dma_fence_put(id->flushed_updates);
2241
		dma_fence_put(id->last_flush);
2242
	}
2243
}