amdgpu_vm.c 76.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34 35
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/*
 * PASID manager
 *
 * PASIDs are global address space identifiers that can be shared
 * between the GPU, an IOMMU and the driver. VMs on different devices
 * may use the same PASID if they share the same address
 * space. Therefore PASIDs are allocated using a global IDA. VMs are
 * looked up from the PASID per amdgpu_device.
 */
static DEFINE_IDA(amdgpu_vm_pasid_ida);

/**
 * amdgpu_vm_alloc_pasid - Allocate a PASID
 * @bits: Maximum width of the PASID in bits, must be at least 1
 *
 * Allocates a PASID of the given width while keeping smaller PASIDs
 * available if possible.
 *
 * Returns a positive integer on success. Returns %-EINVAL if bits==0.
 * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
 * memory allocation failure.
 */
int amdgpu_vm_alloc_pasid(unsigned int bits)
{
	int pasid = -EINVAL;

	for (bits = min(bits, 31U); bits > 0; bits--) {
		pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
				       1U << (bits - 1), 1U << bits,
				       GFP_KERNEL);
		if (pasid != -ENOSPC)
			break;
	}

	return pasid;
}

/**
 * amdgpu_vm_free_pasid - Free a PASID
 * @pasid: PASID to free
 */
void amdgpu_vm_free_pasid(unsigned int pasid)
{
	ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
}

A
Alex Deucher 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

102 103 104 105 106 107 108 109 110
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

111 112 113
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
114
struct amdgpu_pte_update_params {
115 116
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
117 118
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
119 120 121 122
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
123 124 125
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
126
		     uint64_t flags);
127 128 129 130 131 132
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
133 134
};

135 136 137 138 139 140
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
	if (level != adev->vm_manager.num_level)
		return 9 * (adev->vm_manager.num_level - level - 1) +
			adev->vm_manager.block_size;
	else
		/* For the page tables on the leaves */
		return 0;
}

A
Alex Deucher 已提交
159
/**
160
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
161 162 163
 *
 * @adev: amdgpu_device pointer
 *
164
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
165
 */
166 167
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
168
{
169 170
	unsigned shift = amdgpu_vm_level_shift(adev, 0);

171 172
	if (level == 0)
		/* For the root directory */
173 174 175 176 177
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
	else if (level != adev->vm_manager.num_level)
		/* Everything in between */
		return 512;
	else
178
		/* For the page tables on the leaves */
179
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
180 181 182
}

/**
183
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
184 185 186
 *
 * @adev: amdgpu_device pointer
 *
187
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
188
 */
189
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
190
{
191
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
192 193 194
}

/**
195
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
196 197
 *
 * @vm: vm providing the BOs
198
 * @validated: head of validation list
199
 * @entry: entry to add
A
Alex Deucher 已提交
200 201
 *
 * Add the page directory to the list of BOs to
202
 * validate for command submission.
A
Alex Deucher 已提交
203
 */
204 205 206
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
207
{
208
	entry->robj = vm->root.base.bo;
209
	entry->priority = 0;
210
	entry->tv.bo = &entry->robj->tbo;
211
	entry->tv.shared = true;
212
	entry->user_pages = NULL;
213 214
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
215

216
/**
217
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
218
 *
219
 * @adev: amdgpu device pointer
220
 * @vm: vm providing the BOs
221 222 223 224 225
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
226 227 228
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
229
{
230
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
231 232
	int r;

233 234 235 236
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
237

238 239 240 241
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
242

243 244 245 246 247 248
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
249

250 251 252 253 254 255
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
256

257 258
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
259 260 261 262
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
263

264
		spin_lock(&vm->status_lock);
265 266 267 268
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
269
	}
270
	spin_unlock(&vm->status_lock);
271

272
	return 0;
273 274
}

275
/**
276
 * amdgpu_vm_ready - check VM is ready for updates
277
 *
278
 * @vm: VM to check
A
Alex Deucher 已提交
279
 *
280
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
281
 */
282
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
283
{
284
	bool ready;
A
Alex Deucher 已提交
285

286 287 288
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
289

290
	return ready;
291 292 293
}

/**
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
309
	unsigned shift = amdgpu_vm_level_shift(adev, level);
310 311
	unsigned pt_idx, from, to;
	int r;
312
	u64 flags;
Y
Yong Zhao 已提交
313
	uint64_t init_value = 0;
314 315 316 317

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
318 319 320
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
321 322 323 324 325
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

326 327 328 329 330
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
331 332

	++level;
333 334
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
335

336 337 338 339 340 341 342 343
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
344
	if (vm->pte_support_ats) {
345
		init_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
346 347
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
348

Y
Yong Zhao 已提交
349 350
	}

351 352
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
353
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
354 355 356
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

357
		if (!entry->base.bo) {
358 359 360 361
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
362
					     flags,
Y
Yong Zhao 已提交
363
					     NULL, resv, init_value, &pt);
364 365 366
			if (r)
				return r;

367 368 369 370 371 372 373 374
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

375 376 377
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
378
			pt->parent = amdgpu_bo_ref(parent->base.bo);
379

380 381 382
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
383 384 385
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
386 387 388 389
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
390 391 392 393 394
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
395 396 397 398 399 400 401 402
			if (r)
				return r;
		}
	}

	return 0;
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
417
	uint64_t last_pfn;
418 419 420 421 422 423 424 425 426
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
427
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
428 429 430 431 432 433 434
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

435
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
436 437
}

438 439 440 441 442 443 444 445 446 447
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
448 449
{
	return id->current_gpu_reset_count !=
450
		atomic_read(&adev->gpu_reset_counter);
451 452
}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
473
	bool needs_flush = vm->use_cpu_for_update;
474 475 476 477 478 479 480 481 482 483 484 485 486 487

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
488
			r = amdgpu_sync_fence(adev, sync, tmp, false);
489 490 491 492 493 494 495
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
496
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
518 519 520 521
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
522 523
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
524
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
525
 *
526
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
527
 */
528
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
529
		      struct amdgpu_sync *sync, struct dma_fence *fence,
530
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
531 532
{
	struct amdgpu_device *adev = ring->adev;
533
	unsigned vmhub = ring->funcs->vmhub;
534
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
535
	uint64_t fence_context = adev->fence_context + ring->idx;
536
	struct dma_fence *updates = sync->last_vm_update;
537
	struct amdgpu_vm_id *id, *idle;
538
	struct dma_fence **fences;
539 540 541
	unsigned i;
	int r = 0;

542 543 544 545 546 547
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
548
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
549 550
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
551
		return -ENOMEM;
552
	}
553
	/* Check if we have an idle VMID */
554
	i = 0;
555
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
556 557
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
558
			break;
559
		++i;
560 561
	}

562
	/* If we can't find a idle VMID to use, wait till one becomes available */
563
	if (&idle->list == &id_mgr->ids_lru) {
564 565
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
566
		struct dma_fence_array *array;
567 568 569
		unsigned j;

		for (j = 0; j < i; ++j)
570
			dma_fence_get(fences[j]);
571

572
		array = dma_fence_array_create(i, fences, fence_context,
573 574 575
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
576
				dma_fence_put(fences[j]);
577 578 579 580 581 582
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


583
		r = amdgpu_sync_fence(ring->adev, sync, &array->base, false);
584
		dma_fence_put(&array->base);
585 586 587
		if (r)
			goto error;

588
		mutex_unlock(&id_mgr->lock);
589 590 591 592 593
		return 0;

	}
	kfree(fences);

594
	job->vm_needs_flush = vm->use_cpu_for_update;
595
	/* Check if we can use a VMID already assigned to this VM */
596
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
597
		struct dma_fence *flushed;
598
		bool needs_flush = vm->use_cpu_for_update;
599 600

		/* Check all the prerequisites to using this VMID */
601
		if (amdgpu_vm_had_gpu_reset(adev, id))
602
			continue;
603 604 605 606

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

607
		if (job->vm_pd_addr != id->pd_gpu_addr)
608 609
			continue;

610 611 612 613
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
614 615

		flushed  = id->flushed_updates;
616 617 618 619 620
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
621 622
			continue;

623 624 625
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
626
		r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
627 628
		if (r)
			goto error;
629

630 631 632 633
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
634

635 636 637 638
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
639

640
	};
641

642 643
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
644

645
	/* Remember this submission as user of the VMID */
646
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
647 648
	if (r)
		goto error;
649

650
	id->pd_gpu_addr = job->vm_pd_addr;
651 652
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
653
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
654

655 656 657 658 659 660 661 662
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

663
	job->vm_id = id - id_mgr->ids;
664
	trace_amdgpu_vm_grab_id(vm, ring, job);
665 666

error:
667
	mutex_unlock(&id_mgr->lock);
668
	return r;
A
Alex Deucher 已提交
669 670
}

671 672 673 674 675 676 677 678 679 680 681
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
682
		atomic_dec(&id_mgr->reserved_vmid_num);
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
699 700 701 702 703 704 705
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
706 707 708 709 710 711 712 713 714 715 716 717
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

718 719 720 721 722 723
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
724
{
725
	const struct amdgpu_ip_block *ip_block;
726 727 728
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
729

730
	has_compute_vm_bug = false;
731 732

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
733 734 735 736 737 738 739 740 741
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
742

743 744 745 746 747
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
748
		else
749
			ring->has_compute_vm_bug = false;
750 751 752
	}
}

753 754
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
755
{
756 757 758 759 760
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
761
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
762 763 764 765 766 767 768 769 770 771 772

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
773

774 775
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
776

777
	return vm_flush_needed || gds_switch_needed;
778 779
}

780 781 782
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
783 784
}

A
Alex Deucher 已提交
785 786 787 788
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
789
 * @vm_id: vmid number to use
790
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
791
 *
792
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
793
 */
M
Monk Liu 已提交
794
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
795
{
796
	struct amdgpu_device *adev = ring->adev;
797 798 799
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
800
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
801 802 803 804 805 806
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
807
	bool vm_flush_needed = job->vm_needs_flush;
808
	unsigned patch_offset = 0;
809
	int r;
810

811 812 813 814
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
815

M
Monk Liu 已提交
816
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
817
		return 0;
818

819 820
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
821

M
Monk Liu 已提交
822 823 824
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

825
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
826
		struct dma_fence *fence;
827

828 829
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
830

831 832 833
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
834

835
		mutex_lock(&id_mgr->lock);
836 837
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
838
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
839
		mutex_unlock(&id_mgr->lock);
840
	}
841

842
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
862
	}
863
	return 0;
864 865 866 867 868 869 870 871 872 873
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
874 875
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
876
{
877 878
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
879

880
	atomic64_set(&id->owner, 0);
881 882 883 884 885 886
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
887 888
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
909 910 911 912 913 914
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
915
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
916 917 918 919 920 921 922 923 924 925
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

926 927
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
928 929 930 931 932 933 934
			return bo_va;
		}
	}
	return NULL;
}

/**
935
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
936
 *
937
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
938 939 940 941 942 943 944 945 946
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
947 948 949
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
950
				  uint64_t flags)
A
Alex Deucher 已提交
951
{
952
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
953

954
	if (count < 3) {
955 956
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
957 958

	} else {
959
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
960 961 962 963
				      count, incr, flags);
	}
}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
979
				   uint64_t flags)
980
{
981
	uint64_t src = (params->src + (addr >> 12) * 8);
982

983 984 985 986

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
987 988
}

A
Alex Deucher 已提交
989
/**
990
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
991
 *
992
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
993 994 995
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
996
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
997
 */
998
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
999 1000 1001
{
	uint64_t result;

1002 1003
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1004

1005 1006
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1007

1008
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1009 1010 1011 1012

	return result;
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1031
	uint64_t value;
1032

1033 1034
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1035
	for (i = 0; i < count; i++) {
1036 1037 1038
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1039
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1040
					i, value, flags);
1041 1042 1043 1044
		addr += incr;
	}
}

1045 1046
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1047 1048 1049 1050 1051
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1052
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1053 1054 1055 1056 1057 1058
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1059
/*
1060
 * amdgpu_vm_update_level - update a single level in the hierarchy
1061 1062 1063
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1064
 * @parent: parent directory
1065
 *
1066
 * Makes sure all entries in @parent are up to date.
1067 1068
 * Returns 0 for success, error for failure.
 */
1069 1070 1071 1072
static int amdgpu_vm_update_pde(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				struct amdgpu_vm_pt *parent,
				struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1073
{
1074 1075
	struct amdgpu_pte_update_params params;
	struct amdgpu_bo *bo = entry->base.bo;
1076
	struct amdgpu_bo *shadow;
1077 1078
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1079
	struct amdgpu_job *job;
1080
	struct dma_fence *fence = NULL;
1081 1082
	unsigned ndw = 0;
	uint64_t pde, pt;
C
Chunming Zhou 已提交
1083

A
Alex Deucher 已提交
1084 1085
	int r;

1086 1087
	if (!parent->entries)
		return 0;
1088

1089 1090
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1091
	shadow = parent->base.bo->shadow;
A
Alex Deucher 已提交
1092

1093
	if (vm->use_cpu_for_update) {
1094
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1095
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1096
		if (unlikely(r))
1097
			return r;
1098

1099 1100 1101 1102
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1103

1104
		/* should be sufficient for two commands plus padding, etc. */
1105
		ndw = 64;
1106

1107
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1108
		if (shadow)
1109
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
1110
		else
1111 1112 1113
			shadow_addr = 0;

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1114 1115 1116
		if (r)
			return r;

1117 1118 1119
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1120

1121 1122 1123
	spin_lock(&vm->status_lock);
	list_del_init(&entry->base.vm_status);
	spin_unlock(&vm->status_lock);
A
Alex Deucher 已提交
1124

1125 1126 1127 1128 1129 1130 1131 1132 1133
	pt = amdgpu_bo_gpu_offset(bo);
	pt = amdgpu_gart_get_vm_pde(adev, pt);
	/* Don't update huge pages here */
	if (entry->addr & AMDGPU_PDE_PTE ||
	    entry->addr == (pt | AMDGPU_PTE_VALID)) {
		if (!vm->use_cpu_for_update)
			amdgpu_job_free(job);
		return 0;
	}
A
Alex Deucher 已提交
1134

1135
	entry->addr = pt | AMDGPU_PTE_VALID;
A
Alex Deucher 已提交
1136

1137 1138 1139
	if (shadow) {
		pde = shadow_addr + (entry - parent->entries) * 8;
		params.func(&params, pde, pt, 1, 0, AMDGPU_PTE_VALID);
1140
	}
A
Alex Deucher 已提交
1141

1142 1143 1144
	pde = pd_addr + (entry - parent->entries) * 8;
	params.func(&params, pde, pt, 1, 0, AMDGPU_PTE_VALID);

1145 1146 1147 1148 1149
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
1150 1151
			amdgpu_sync_resv(adev, &job->sync,
					 parent->base.bo->tbo.resv,
1152
					 AMDGPU_FENCE_OWNER_VM, false);
1153 1154 1155
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
1156
						 AMDGPU_FENCE_OWNER_VM, false);
1157 1158 1159 1160 1161 1162

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1163

1164
			amdgpu_bo_fence(parent->base.bo, fence, true);
1165 1166
			dma_fence_put(vm->last_update);
			vm->last_update = fence;
1167
		}
1168
	}
A
Alex Deucher 已提交
1169 1170

	return 0;
C
Chunming Zhou 已提交
1171 1172

error_free:
1173
	amdgpu_job_free(job);
1174
	return r;
A
Alex Deucher 已提交
1175 1176
}

1177 1178 1179 1180 1181 1182 1183
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
1184 1185 1186 1187
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1188
{
1189
	unsigned pt_idx, num_entries;
1190 1191 1192 1193 1194

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1195 1196
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1197 1198
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1199
		if (!entry->base.bo)
1200 1201 1202
			continue;

		entry->addr = ~0ULL;
1203
		spin_lock(&vm->status_lock);
1204 1205
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
1206
		spin_unlock(&vm->status_lock);
1207
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1208 1209 1210
	}
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1223
	int r = 0;
1224

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
		if (bo) {
			struct amdgpu_vm_bo_base *parent;
1238
			struct amdgpu_vm_pt *pt, *entry;
1239 1240 1241 1242 1243

			parent = list_first_entry(&bo->va,
						  struct amdgpu_vm_bo_base,
						  bo_list);
			pt = container_of(parent, struct amdgpu_vm_pt, base);
1244 1245
			entry = container_of(bo_base, struct amdgpu_vm_pt,
					     base);
1246

1247
			r = amdgpu_vm_update_pde(adev, vm, pt, entry);
1248
			if (r) {
1249 1250
				amdgpu_vm_invalidate_level(adev, vm,
							   &vm->root, 0);
1251 1252 1253 1254 1255 1256 1257 1258 1259
				return r;
			}
			spin_lock(&vm->status_lock);
		} else {
			spin_lock(&vm->status_lock);
			list_del_init(&bo_base->vm_status);
		}
	}
	spin_unlock(&vm->status_lock);
1260

1261 1262 1263 1264 1265 1266
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1267
	return r;
1268 1269
}

1270
/**
1271
 * amdgpu_vm_find_entry - find the entry for an address
1272 1273 1274
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1275 1276
 * @entry: resulting entry or NULL
 * @parent: parent entry
1277
 *
1278
 * Find the vm_pt entry and it's parent for the given address.
1279
 */
1280 1281 1282
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1283
{
1284
	unsigned level = 0;
1285

1286 1287 1288
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1289
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1290

1291
		*parent = *entry;
1292 1293
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1294 1295
	}

1296
	if (level != p->adev->vm_manager.num_level)
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1312 1313 1314 1315 1316
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1317 1318 1319 1320 1321 1322 1323
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1324
	    p->src ||
1325 1326
	    !(flags & AMDGPU_PTE_VALID)) {

1327
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1328 1329 1330
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
1331
		/* Set the huge page flag to stop scanning at this PDE */
1332 1333 1334
		flags |= AMDGPU_PDE_PTE;
	}

1335
	if (entry->addr == (dst | flags))
1336
		return;
1337

1338
	entry->addr = (dst | flags);
1339 1340

	if (use_cpu_update) {
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1353
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1354 1355
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1356 1357

		p->pages_addr = tmp;
1358
	} else {
1359 1360
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1361 1362 1363
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1364
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1365 1366 1367
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1368 1369
}

A
Alex Deucher 已提交
1370 1371 1372
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1373
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1374 1375 1376
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1377
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1378 1379
 * @flags: mapping flags
 *
1380
 * Update the page tables in the range @start - @end.
1381
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1382
 */
1383
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1384
				  uint64_t start, uint64_t end,
1385
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1386
{
1387 1388
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1389

1390
	uint64_t addr, pe_start;
1391
	struct amdgpu_bo *pt;
1392
	unsigned nptes;
1393
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1394 1395

	/* walk over the address space and update the page tables */
1396 1397 1398 1399 1400 1401 1402
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1403

A
Alex Deucher 已提交
1404 1405 1406
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1407
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1408

1409 1410
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1411 1412
		/* We don't need to update PTEs for huge pages */
		if (entry->addr & AMDGPU_PDE_PTE)
1413 1414
			continue;

1415
		pt = entry->base.bo;
1416
		if (use_cpu_update) {
1417
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1418 1419 1420 1421 1422 1423 1424
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1425
			pe_start = amdgpu_bo_gpu_offset(pt);
1426
		}
A
Alex Deucher 已提交
1427

1428 1429 1430
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1431 1432
	}

1433
	return 0;
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1445
 * Returns 0 for success, -EINVAL for failure.
1446
 */
1447
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1448
				uint64_t start, uint64_t end,
1449
				uint64_t dst, uint64_t flags)
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1469 1470
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1471 1472

	/* system pages are non continuously */
1473
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1474
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1475

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1493 1494
		if (r)
			return r;
1495

1496 1497
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1498
	}
1499 1500

	return 0;
A
Alex Deucher 已提交
1501 1502 1503 1504 1505 1506
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1507
 * @exclusive: fence we need to sync to
1508
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1509
 * @vm: requested vm
1510 1511 1512
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1513 1514 1515
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1516
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1517 1518 1519
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1520
				       struct dma_fence *exclusive,
1521
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1522
				       struct amdgpu_vm *vm,
1523
				       uint64_t start, uint64_t last,
1524
				       uint64_t flags, uint64_t addr,
1525
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1526
{
1527
	struct amdgpu_ring *ring;
1528
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1529
	unsigned nptes, ncmds, ndw;
1530
	struct amdgpu_job *job;
1531
	struct amdgpu_pte_update_params params;
1532
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1533 1534
	int r;

1535 1536
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1537
	params.vm = vm;
1538

1539 1540 1541 1542
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1543 1544 1545 1546 1547 1548 1549 1550
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1551
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1552 1553 1554 1555 1556 1557 1558 1559 1560
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1561
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1562

1563
	nptes = last - start + 1;
A
Alex Deucher 已提交
1564 1565

	/*
1566
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1567
	 *  entries or 2k dwords (whatever is smaller)
1568 1569
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1570
	 */
1571
	ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
A
Alex Deucher 已提交
1572 1573 1574 1575

	/* padding, etc. */
	ndw = 64;

1576 1577 1578
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1579
	if (pages_addr) {
1580
		/* copy commands needed */
1581
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1582

1583
		/* and also PTEs */
A
Alex Deucher 已提交
1584 1585
		ndw += nptes * 2;

1586 1587
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1588 1589
	} else {
		/* set page commands needed */
1590
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
A
Alex Deucher 已提交
1591

1592
		/* extra commands for begin/end fragments */
1593 1594
		ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
				* adev->vm_manager.fragment_size;
1595 1596

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1597 1598
	}

1599 1600
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1601
		return r;
1602

1603
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1604

1605
	if (pages_addr) {
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1619
		addr = 0;
1620 1621
	}

1622
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1623 1624 1625
	if (r)
		goto error_free;

1626
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1627
			     owner, false);
1628 1629
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1630

1631
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1632 1633 1634
	if (r)
		goto error_free;

1635 1636 1637
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1638

1639 1640
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1641 1642
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1643 1644
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1645

1646
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1647 1648
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1649
	return 0;
C
Chunming Zhou 已提交
1650 1651

error_free:
1652
	amdgpu_job_free(job);
1653
	amdgpu_vm_invalidate_level(adev, vm, &vm->root, 0);
1654
	return r;
A
Alex Deucher 已提交
1655 1656
}

1657 1658 1659 1660
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1661
 * @exclusive: fence we need to sync to
1662
 * @pages_addr: DMA addresses to use for mapping
1663 1664
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1665
 * @flags: HW flags for the mapping
1666
 * @nodes: array of drm_mm_nodes with the MC addresses
1667 1668 1669 1670 1671 1672 1673
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1674
				      struct dma_fence *exclusive,
1675
				      dma_addr_t *pages_addr,
1676 1677
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1678
				      uint64_t flags,
1679
				      struct drm_mm_node *nodes,
1680
				      struct dma_fence **fence)
1681
{
1682
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1683
	uint64_t pfn, start = mapping->start;
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1694 1695 1696
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1697 1698 1699
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1700 1701 1702 1703 1704 1705
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1706 1707
	trace_amdgpu_vm_bo_update(mapping);

1708 1709 1710 1711 1712 1713
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1714
	}
1715

1716
	do {
1717
		dma_addr_t *dma_addr = NULL;
1718 1719
		uint64_t max_entries;
		uint64_t addr, last;
1720

1721 1722 1723 1724 1725 1726 1727 1728
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1729

1730
		if (pages_addr) {
1731 1732
			uint64_t count;

1733
			max_entries = min(max_entries, 16ull * 1024ull);
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1750 1751
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1752
			addr += pfn << PAGE_SHIFT;
1753 1754
		}

1755
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1756
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1757 1758 1759 1760 1761
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1762 1763 1764 1765 1766
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1767
		start = last + 1;
1768

1769
	} while (unlikely(start != mapping->last + 1));
1770 1771 1772 1773

	return 0;
}

A
Alex Deucher 已提交
1774 1775 1776 1777 1778
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1779
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1780 1781 1782 1783 1784 1785
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1786
			bool clear)
A
Alex Deucher 已提交
1787
{
1788 1789
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1790
	struct amdgpu_bo_va_mapping *mapping;
1791
	dma_addr_t *pages_addr = NULL;
1792
	struct ttm_mem_reg *mem;
1793
	struct drm_mm_node *nodes;
1794
	struct dma_fence *exclusive, **last_update;
1795
	uint64_t flags;
A
Alex Deucher 已提交
1796 1797
	int r;

1798
	if (clear || !bo_va->base.bo) {
1799
		mem = NULL;
1800
		nodes = NULL;
1801 1802
		exclusive = NULL;
	} else {
1803 1804
		struct ttm_dma_tt *ttm;

1805
		mem = &bo_va->base.bo->tbo.mem;
1806 1807
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1808 1809
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1810
			pages_addr = ttm->dma_address;
1811
		}
1812
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1813 1814
	}

1815
	if (bo)
1816
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1817
	else
1818
		flags = 0x0;
A
Alex Deucher 已提交
1819

1820 1821 1822 1823 1824
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1825 1826
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1827
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1828

1829 1830
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1831
	}
1832 1833

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1834
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1835
					       mapping, flags, nodes,
1836
					       last_update);
A
Alex Deucher 已提交
1837 1838 1839 1840
		if (r)
			return r;
	}

1841 1842 1843 1844
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1845 1846
	}

A
Alex Deucher 已提交
1847
	spin_lock(&vm->status_lock);
1848
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1849 1850
	spin_unlock(&vm->status_lock);

1851 1852 1853 1854 1855 1856
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1857 1858
	}

A
Alex Deucher 已提交
1859 1860 1861
	return 0;
}

1862 1863 1864 1865 1866 1867 1868 1869 1870
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1871
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1872 1873 1874 1875
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1876
/**
1877
 * amdgpu_vm_prt_get - add a PRT user
1878 1879 1880
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1881 1882 1883
	if (!adev->gart.gart_funcs->set_prt)
		return;

1884 1885 1886 1887
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1888 1889 1890 1891 1892
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1893
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1894 1895 1896
		amdgpu_vm_update_prt_state(adev);
}

1897
/**
1898
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1899 1900 1901 1902 1903
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1904
	amdgpu_vm_prt_put(cb->adev);
1905 1906 1907
	kfree(cb);
}

1908 1909 1910 1911 1912 1913
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1914
	struct amdgpu_prt_cb *cb;
1915

1916 1917 1918 1919
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1920 1921 1922 1923 1924
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1925
		amdgpu_vm_prt_put(adev);
1926 1927 1928 1929 1930 1931 1932 1933
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1949 1950 1951 1952
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1953

1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1964
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1965 1966 1967
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1968

1969 1970 1971 1972 1973 1974 1975 1976 1977
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1978
	}
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1990 1991
}

A
Alex Deucher 已提交
1992 1993 1994 1995 1996
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1997 1998
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1999 2000 2001 2002 2003 2004 2005
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2006 2007
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2008 2009
{
	struct amdgpu_bo_va_mapping *mapping;
2010
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2011
	int r;
Y
Yong Zhao 已提交
2012
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
2013 2014 2015 2016 2017

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2018

Y
Yong Zhao 已提交
2019
		if (vm->pte_support_ats)
2020
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2021

2022
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2023
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2024
						init_pte_value, 0, &f);
2025
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2026
		if (r) {
2027
			dma_fence_put(f);
A
Alex Deucher 已提交
2028
			return r;
2029
		}
2030
	}
A
Alex Deucher 已提交
2031

2032 2033 2034 2035 2036
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2037
	}
2038

A
Alex Deucher 已提交
2039 2040 2041 2042 2043
	return 0;

}

/**
2044
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2045 2046 2047
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2048
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
2049
 *
2050
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
2051 2052
 * Returns 0 for success.
 *
2053
 * PTs have to be reserved!
A
Alex Deucher 已提交
2054
 */
2055
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2056
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2057
{
2058
	bool clear;
2059
	int r = 0;
A
Alex Deucher 已提交
2060 2061

	spin_lock(&vm->status_lock);
2062
	while (!list_empty(&vm->moved)) {
2063 2064
		struct amdgpu_bo_va *bo_va;

2065
		bo_va = list_first_entry(&vm->moved,
2066
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
2067
		spin_unlock(&vm->status_lock);
2068

2069 2070 2071 2072
		/* Per VM BOs never need to bo cleared in the page tables */
		clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
2073 2074 2075 2076 2077 2078 2079
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2080
	return r;
A
Alex Deucher 已提交
2081 2082 2083 2084 2085 2086 2087 2088 2089
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2090
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2106 2107 2108 2109 2110
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2111
	bo_va->ref_count = 1;
2112 2113
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2114

2115
	if (bo)
2116
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2117 2118 2119 2120

	return bo_va;
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2138
	mapping->bo_va = bo_va;
2139 2140 2141 2142 2143 2144 2145 2146
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
2147 2148
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
2149 2150 2151 2152 2153
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2166
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2167 2168 2169 2170
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2171
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2172
{
2173
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2174 2175
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2176 2177
	uint64_t eaddr;

2178 2179
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2180
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2181 2182
		return -EINVAL;

A
Alex Deucher 已提交
2183
	/* make sure object fit at this offset */
2184
	eaddr = saddr + size - 1;
2185
	if (saddr >= eaddr ||
2186
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2187 2188 2189 2190 2191
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2192 2193
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2194 2195
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2196
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2197
			tmp->start, tmp->last + 1);
2198
		return -EINVAL;
A
Alex Deucher 已提交
2199 2200 2201
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2202 2203
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2204

2205 2206
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2207 2208 2209
	mapping->offset = offset;
	mapping->flags = flags;

2210
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2236
	struct amdgpu_bo *bo = bo_va->base.bo;
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2248
	    (bo && offset + size > amdgpu_bo_size(bo)))
2249 2250 2251 2252 2253 2254 2255
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2256
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2257 2258 2259 2260 2261 2262 2263 2264
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2265 2266
	mapping->start = saddr;
	mapping->last = eaddr;
2267 2268 2269
	mapping->offset = offset;
	mapping->flags = flags;

2270
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2271

A
Alex Deucher 已提交
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2285
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2286 2287 2288 2289 2290 2291
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2292
	struct amdgpu_vm *vm = bo_va->base.vm;
2293
	bool valid = true;
A
Alex Deucher 已提交
2294

2295
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2296

2297
	list_for_each_entry(mapping, &bo_va->valids, list) {
2298
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2299 2300 2301
			break;
	}

2302 2303 2304 2305
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2306
			if (mapping->start == saddr)
2307 2308 2309
				break;
		}

2310
		if (&mapping->list == &bo_va->invalids)
2311
			return -ENOENT;
A
Alex Deucher 已提交
2312
	}
2313

A
Alex Deucher 已提交
2314
	list_del(&mapping->list);
2315
	amdgpu_vm_it_remove(mapping, &vm->va);
2316
	mapping->bo_va = NULL;
2317
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2318

2319
	if (valid)
A
Alex Deucher 已提交
2320
		list_add(&mapping->list, &vm->freed);
2321
	else
2322 2323
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2324 2325 2326 2327

	return 0;
}

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2355
	INIT_LIST_HEAD(&before->list);
2356 2357 2358 2359 2360 2361

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2362
	INIT_LIST_HEAD(&after->list);
2363 2364

	/* Now gather all removed mappings */
2365 2366
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2367
		/* Remember mapping split at the start */
2368 2369 2370
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2371 2372 2373 2374 2375 2376
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2377 2378 2379
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2380
			after->offset = tmp->offset;
2381
			after->offset += after->start - tmp->start;
2382 2383 2384 2385 2386 2387
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2388 2389

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2390 2391 2392 2393
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2394
		amdgpu_vm_it_remove(tmp, &vm->va);
2395 2396
		list_del(&tmp->list);

2397 2398 2399 2400
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2401

2402
		tmp->bo_va = NULL;
2403 2404 2405 2406
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2407 2408
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2409
		amdgpu_vm_it_insert(before, &vm->va);
2410 2411 2412 2413 2414 2415 2416
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2417
	if (!list_empty(&after->list)) {
2418
		amdgpu_vm_it_insert(after, &vm->va);
2419 2420 2421 2422 2423 2424 2425 2426 2427
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2441 2442 2443 2444 2445 2446
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2447
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2448 2449 2450 2451 2452 2453 2454
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2455
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2456

2457
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2458 2459

	spin_lock(&vm->status_lock);
2460
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2461 2462
	spin_unlock(&vm->status_lock);

2463
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2464
		list_del(&mapping->list);
2465
		amdgpu_vm_it_remove(mapping, &vm->va);
2466
		mapping->bo_va = NULL;
2467
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2468 2469 2470 2471
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2472
		amdgpu_vm_it_remove(mapping, &vm->va);
2473 2474
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2475
	}
2476

2477
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2488
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2489 2490
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2491
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2492
{
2493 2494 2495
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2496 2497
		struct amdgpu_vm *vm = bo_base->vm;

2498
		bo_base->moved = true;
2499 2500
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2501 2502 2503 2504 2505
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2506 2507 2508 2509
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2510 2511 2512 2513 2514
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2515
			continue;
2516
		}
2517

2518 2519
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2520
			list_add(&bo_base->vm_status, &vm->moved);
2521
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2522 2523 2524
	}
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2538 2539
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2540 2541 2542 2543
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2544
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2545 2546
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2547
{
2548 2549 2550
	uint64_t tmp;

	/* adjust vm size first */
2551 2552 2553
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2554
		vm_size = amdgpu_vm_size;
2555 2556 2557 2558 2559 2560
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2561 2562

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2563 2564

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2565 2566
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2567 2568
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2569

2570
	/* block size depends on vm size and hw setup*/
2571
	if (amdgpu_vm_block_size != -1)
2572
		adev->vm_manager.block_size =
2573 2574 2575 2576 2577
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2578
	else
2579
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2580

2581 2582 2583 2584
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2585

2586 2587 2588
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2589
		 adev->vm_manager.fragment_size);
2590 2591
}

A
Alex Deucher 已提交
2592 2593 2594 2595 2596
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2597
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2598
 *
2599
 * Init @vm fields.
A
Alex Deucher 已提交
2600
 */
2601
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2602
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2603 2604
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2605
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2606 2607
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2608
	struct drm_sched_rq *rq;
2609
	int r, i;
2610
	u64 flags;
Y
Yong Zhao 已提交
2611
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2612

2613
	vm->va = RB_ROOT_CACHED;
2614
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2615 2616
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2617
	spin_lock_init(&vm->status_lock);
2618
	INIT_LIST_HEAD(&vm->evicted);
2619
	INIT_LIST_HEAD(&vm->relocated);
2620
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2621
	INIT_LIST_HEAD(&vm->freed);
2622

2623
	/* create scheduler entity for page table updates */
2624 2625 2626 2627

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2628 2629
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2630
				  rq, amdgpu_sched_jobs, NULL);
2631
	if (r)
2632
		return r;
2633

Y
Yong Zhao 已提交
2634 2635 2636
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2637 2638
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2639 2640 2641

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
2642 2643 2644
			init_pde_value = AMDGPU_PTE_DEFAULT_ATC
					| AMDGPU_PDE_PTE;

Y
Yong Zhao 已提交
2645 2646
		}
	} else
2647 2648 2649 2650 2651 2652
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2653
	vm->last_update = NULL;
2654

2655 2656 2657 2658 2659 2660 2661 2662
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2663
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2664
			     AMDGPU_GEM_DOMAIN_VRAM,
2665
			     flags,
2666
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2667
	if (r)
2668 2669
		goto error_free_sched_entity;

2670 2671 2672
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2673 2674

	if (vm->use_cpu_for_update) {
2675
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2676 2677 2678
		if (r)
			goto error_free_root;

2679
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
2680
		amdgpu_bo_unreserve(vm->root.base.bo);
2681 2682 2683
		if (r)
			goto error_free_root;
	}
A
Alex Deucher 已提交
2684

2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2696 2697
	}

2698
	INIT_KFIFO(vm->faults);
2699
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2700 2701

	return 0;
2702

2703
error_free_root:
2704 2705 2706
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2707 2708

error_free_sched_entity:
2709
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2710 2711

	return r;
A
Alex Deucher 已提交
2712 2713
}

2714 2715 2716
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2717 2718 2719
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2720 2721 2722
 *
 * Free the page directory or page table level and all sub levels.
 */
2723 2724 2725
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2726
{
2727
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2728

2729 2730 2731 2732 2733
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2734 2735
	}

2736 2737 2738 2739
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2740

2741
	kvfree(parent->entries);
2742 2743
}

A
Alex Deucher 已提交
2744 2745 2746 2747 2748 2749
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2750
 * Tear down @vm.
A
Alex Deucher 已提交
2751 2752 2753 2754 2755
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2756
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2757
	struct amdgpu_bo *root;
2758
	u64 fault;
2759
	int i, r;
A
Alex Deucher 已提交
2760

2761 2762 2763 2764
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2765 2766 2767 2768 2769 2770 2771 2772
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2773
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2774

2775
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2776 2777
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2778 2779
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2780
		list_del(&mapping->list);
2781
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2782 2783 2784
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2785
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2786
			amdgpu_vm_prt_fini(adev, vm);
2787
			prt_fini_needed = false;
2788
		}
2789

A
Alex Deucher 已提交
2790
		list_del(&mapping->list);
2791
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2792 2793
	}

2794 2795 2796 2797 2798
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2799
		amdgpu_vm_free_levels(adev, &vm->root, 0);
2800 2801 2802
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2803
	dma_fence_put(vm->last_update);
2804 2805
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2806
}
2807

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	spin_unlock(&adev->vm_manager.pasid_lock);
	if (!vm)
		/* VM not found, can't track fault credit */
		return true;

	/* No lock needed. only accessed by IRQ handler */
	if (!vm->fault_credit)
		/* Too many faults in this VM */
		return false;

	vm->fault_credit--;
	return true;
}

2838 2839 2840 2841 2842 2843 2844 2845 2846
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2847 2848 2849 2850 2851
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2852

2853 2854
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2855
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2856

2857 2858 2859 2860 2861 2862
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2863
	}
2864

2865 2866
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2867 2868 2869
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2870
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2871
	atomic64_set(&adev->vm_manager.client_counter, 0);
2872
	spin_lock_init(&adev->vm_manager.prt_lock);
2873
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2891 2892
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2893 2894
}

2895 2896 2897 2898 2899 2900 2901 2902 2903
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2904
	unsigned i, j;
2905

2906 2907 2908
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2909 2910 2911
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2912

2913 2914 2915 2916 2917 2918 2919 2920
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2921
	}
2922
}
C
Chunming Zhou 已提交
2923 2924 2925 2926

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2927 2928 2929
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2930 2931 2932

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2933 2934 2935 2936 2937 2938
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2939
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2940
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2941 2942 2943 2944 2945 2946 2947
		break;
	default:
		return -EINVAL;
	}

	return 0;
}