amdgpu_vm.c 70.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81 82 83 84 85
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
86 87
};

88 89 90 91 92 93
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
94
/**
95
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
96 97 98
 *
 * @adev: amdgpu_device pointer
 *
99
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
100
 */
101 102
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
103
{
104 105 106
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
107 108
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
109 110
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
111
		return AMDGPU_VM_PTE_COUNT(adev);
112 113
	else
		/* Everything in between */
114
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
115 116 117
}

/**
118
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
119 120 121
 *
 * @adev: amdgpu_device pointer
 *
122
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
123
 */
124
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
125
{
126
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
127 128 129
}

/**
130
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
131 132
 *
 * @vm: vm providing the BOs
133
 * @validated: head of validation list
134
 * @entry: entry to add
A
Alex Deucher 已提交
135 136
 *
 * Add the page directory to the list of BOs to
137
 * validate for command submission.
A
Alex Deucher 已提交
138
 */
139 140 141
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
142
{
143
	entry->robj = vm->root.bo;
144
	entry->priority = 0;
145
	entry->tv.bo = &entry->robj->tbo;
146
	entry->tv.shared = true;
147
	entry->user_pages = NULL;
148 149
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
150

151 152 153 154 155 156 157 158 159 160 161
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
162
				    void *param, bool use_cpu_for_update)
163 164 165 166
{
	unsigned i;
	int r;

167 168 169 170 171 172
	if (use_cpu_for_update) {
		r = amdgpu_bo_kmap(parent->bo, NULL);
		if (r)
			return r;
	}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
190 191
		r = amdgpu_vm_validate_level(entry, validate, param,
					     use_cpu_for_update);
192 193 194 195 196 197 198
		if (r)
			return r;
	}

	return r;
}

199
/**
200
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
201
 *
202
 * @adev: amdgpu device pointer
203
 * @vm: vm providing the BOs
204 205
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
206
 *
207
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
208
 */
209 210 211
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
212
{
213
	uint64_t num_evictions;
A
Alex Deucher 已提交
214

215 216 217 218 219
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
220
		return 0;
221

222 223
	return amdgpu_vm_validate_level(&vm->root, validate, param,
					vm->use_cpu_for_update);
224 225 226
}

/**
227
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
228 229 230 231 232 233
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
234
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
235 236 237
{
	unsigned i;

238 239
	if (!parent->entries)
		return;
240

241 242 243 244
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
245 246
			continue;

247 248
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
249
	}
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
267
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
287
		adev->vm_manager.block_size;
288 289
	unsigned pt_idx, from, to;
	int r;
290
	u64 flags;
Y
Yong Zhao 已提交
291
	uint64_t init_value = 0;
292 293 294 295

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
296 297 298
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
299 300 301 302 303
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

304 305 306 307 308
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
309 310 311 312 313

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
314 315
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
316

317 318 319 320 321 322 323 324
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
325 326 327 328 329 330
	if (vm->pte_support_ats) {
		init_value = AMDGPU_PTE_SYSTEM;
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
	}

331 332 333 334 335 336 337 338 339 340 341
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
342
					     flags,
Y
Yong Zhao 已提交
343
					     NULL, resv, init_value, &pt);
344 345 346
			if (r)
				return r;

347 348 349 350 351 352 353 354
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

355 356 357 358 359 360 361
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
362
			entry->huge_page = false;
363 364 365
		}

		if (level < adev->vm_manager.num_level) {
366 367 368 369 370
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
371 372 373 374 375 376 377 378
			if (r)
				return r;
		}
	}

	return 0;
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
393
	uint64_t last_pfn;
394 395 396 397 398 399 400 401 402
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
403
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
404 405 406 407 408 409 410
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

411
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
412 413
}

414 415 416 417 418 419 420 421 422 423
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
424 425
{
	return id->current_gpu_reset_count !=
426
		atomic_read(&adev->gpu_reset_counter);
427 428
}

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
449
	bool needs_flush = vm->use_cpu_for_update;
450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
494 495 496 497
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
498 499
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
500
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
501
 *
502
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
503
 */
504
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
505
		      struct amdgpu_sync *sync, struct dma_fence *fence,
506
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
507 508
{
	struct amdgpu_device *adev = ring->adev;
509
	unsigned vmhub = ring->funcs->vmhub;
510
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
511
	uint64_t fence_context = adev->fence_context + ring->idx;
512
	struct dma_fence *updates = sync->last_vm_update;
513
	struct amdgpu_vm_id *id, *idle;
514
	struct dma_fence **fences;
515 516 517
	unsigned i;
	int r = 0;

518 519 520 521 522 523
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
524
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
525 526
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
527
		return -ENOMEM;
528
	}
529
	/* Check if we have an idle VMID */
530
	i = 0;
531
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
532 533
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
534
			break;
535
		++i;
536 537
	}

538
	/* If we can't find a idle VMID to use, wait till one becomes available */
539
	if (&idle->list == &id_mgr->ids_lru) {
540 541
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
542
		struct dma_fence_array *array;
543 544 545
		unsigned j;

		for (j = 0; j < i; ++j)
546
			dma_fence_get(fences[j]);
547

548
		array = dma_fence_array_create(i, fences, fence_context,
549 550 551
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
552
				dma_fence_put(fences[j]);
553 554 555 556 557 558 559
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
560
		dma_fence_put(&array->base);
561 562 563
		if (r)
			goto error;

564
		mutex_unlock(&id_mgr->lock);
565 566 567 568 569
		return 0;

	}
	kfree(fences);

570
	job->vm_needs_flush = vm->use_cpu_for_update;
571
	/* Check if we can use a VMID already assigned to this VM */
572
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
573
		struct dma_fence *flushed;
574
		bool needs_flush = vm->use_cpu_for_update;
575 576

		/* Check all the prerequisites to using this VMID */
577
		if (amdgpu_vm_had_gpu_reset(adev, id))
578
			continue;
579 580 581 582

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

583
		if (job->vm_pd_addr != id->pd_gpu_addr)
584 585
			continue;

586 587 588 589
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
590 591

		flushed  = id->flushed_updates;
592 593 594 595 596
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
597 598
			continue;

599 600 601
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
602 603 604
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
605

606 607 608 609
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
610

611 612 613 614
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
615

616
	};
617

618 619
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
620

621 622
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
623 624
	if (r)
		goto error;
625

626
	id->pd_gpu_addr = job->vm_pd_addr;
627 628
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
629
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
630

631 632 633 634 635 636 637 638
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

639
	job->vm_id = id - id_mgr->ids;
640
	trace_amdgpu_vm_grab_id(vm, ring, job);
641 642

error:
643
	mutex_unlock(&id_mgr->lock);
644
	return r;
A
Alex Deucher 已提交
645 646
}

647 648 649 650 651 652 653 654 655 656 657
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
658
		atomic_dec(&id_mgr->reserved_vmid_num);
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
675 676 677 678 679 680 681
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
682 683 684 685 686 687 688 689 690 691 692 693
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

694 695 696 697 698 699
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
700
{
701
	const struct amdgpu_ip_block *ip_block;
702 703 704
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
705

706
	has_compute_vm_bug = false;
707 708

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
709 710 711 712 713 714 715 716 717
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
718

719 720 721 722 723
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
724
		else
725
			ring->has_compute_vm_bug = false;
726 727 728
	}
}

729 730
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
731
{
732 733 734 735 736
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
737
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
738 739 740 741 742 743 744 745 746 747 748

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
749

750 751
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
752

753
	return vm_flush_needed || gds_switch_needed;
754 755
}

756 757 758
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
759 760
}

A
Alex Deucher 已提交
761 762 763 764
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
765
 * @vm_id: vmid number to use
766
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
767
 *
768
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
769
 */
M
Monk Liu 已提交
770
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
771
{
772
	struct amdgpu_device *adev = ring->adev;
773 774 775
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
776
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
777 778 779 780 781 782
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
783
	bool vm_flush_needed = job->vm_needs_flush;
784
	unsigned patch_offset = 0;
785
	int r;
786

787 788 789 790
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
791

M
Monk Liu 已提交
792
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
793
		return 0;
794

795 796
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
797

M
Monk Liu 已提交
798 799 800
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

801
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
802
		struct dma_fence *fence;
803

804 805
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
806

807 808 809
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
810

811
		mutex_lock(&id_mgr->lock);
812 813
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
814
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
815
		mutex_unlock(&id_mgr->lock);
816
	}
817

818
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
838
	}
839
	return 0;
840 841 842 843 844 845 846 847 848 849
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
850 851
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
852
{
853 854
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
855

856
	atomic64_set(&id->owner, 0);
857 858 859 860 861 862
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
863 864
}

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
885 886 887 888 889 890
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
891
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
911
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
912
 *
913
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
914 915 916 917 918 919 920 921 922
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
923 924 925
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
926
				  uint64_t flags)
A
Alex Deucher 已提交
927
{
928
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
929

930
	if (count < 3) {
931 932
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
933 934

	} else {
935
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
936 937 938 939
				      count, incr, flags);
	}
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
955
				   uint64_t flags)
956
{
957
	uint64_t src = (params->src + (addr >> 12) * 8);
958

959 960 961 962

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
963 964
}

A
Alex Deucher 已提交
965
/**
966
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
967
 *
968
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
969 970 971
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
972
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
973
 */
974
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
975 976 977
{
	uint64_t result;

978 979
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
980

981 982
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
983

984
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
985 986 987 988

	return result;
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1007
	uint64_t value;
1008

1009 1010
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1011
	for (i = 0; i < count; i++) {
1012 1013 1014
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1015
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1016
					i, value, flags);
1017 1018 1019 1020
		addr += incr;
	}
}

1021 1022
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1023 1024 1025 1026 1027
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1028
	amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.resv, owner);
1029 1030 1031 1032 1033 1034
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1035
/*
1036
 * amdgpu_vm_update_level - update a single level in the hierarchy
1037 1038 1039
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1040
 * @parent: parent directory
1041
 *
1042
 * Makes sure all entries in @parent are up to date.
1043 1044
 * Returns 0 for success, error for failure.
 */
1045 1046 1047 1048
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1049
{
1050
	struct amdgpu_bo *shadow;
1051 1052
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1053
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1054
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1055
	unsigned count = 0, pt_idx, ndw = 0;
1056
	struct amdgpu_job *job;
1057
	struct amdgpu_pte_update_params params;
1058
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1059

A
Alex Deucher 已提交
1060 1061
	int r;

1062 1063
	if (!parent->entries)
		return 0;
1064

1065 1066 1067
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1068

1069
	if (vm->use_cpu_for_update) {
1070
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->bo);
1071
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1072
		if (unlikely(r))
1073
			return r;
1074

1075 1076 1077 1078 1079 1080 1081 1082 1083
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1084

1085 1086
		/* padding, etc. */
		ndw = 64;
1087

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1101 1102 1103
		if (r)
			return r;

1104 1105 1106
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1107

A
Alex Deucher 已提交
1108

1109 1110 1111
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1112 1113 1114 1115 1116
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1117
		if (bo->shadow) {
1118
			struct amdgpu_bo *pt_shadow = bo->shadow;
1119

1120 1121
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1122 1123 1124 1125
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1126
		pt = amdgpu_bo_gpu_offset(bo);
1127
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1128 1129
		if (parent->entries[pt_idx].addr == pt ||
		    parent->entries[pt_idx].huge_page)
1130 1131
			continue;

1132
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1133 1134 1135

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1136 1137
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1138 1139

			if (count) {
1140
				if (shadow)
1141 1142 1143 1144 1145 1146 1147 1148 1149
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1150 1151 1152 1153
			}

			count = 1;
			last_pde = pde;
1154
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1155 1156 1157 1158 1159 1160
			last_pt = pt;
		} else {
			++count;
		}
	}

1161
	if (count) {
1162
		if (vm->root.bo->shadow)
1163 1164
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1165

1166 1167
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1168
	}
A
Alex Deucher 已提交
1169

1170 1171 1172 1173 1174 1175
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
			amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1176
					 AMDGPU_FENCE_OWNER_VM);
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
						 AMDGPU_FENCE_OWNER_VM);

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1187

1188 1189 1190 1191 1192
			amdgpu_bo_fence(parent->bo, fence, true);
			dma_fence_put(vm->last_dir_update);
			vm->last_dir_update = dma_fence_get(fence);
			dma_fence_put(fence);
		}
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1203

1204 1205 1206 1207
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1208 1209

	return 0;
C
Chunming Zhou 已提交
1210 1211

error_free:
1212
	amdgpu_job_free(job);
1213
	return r;
A
Alex Deucher 已提交
1214 1215
}

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1254 1255 1256 1257 1258 1259
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

1260 1261 1262 1263 1264 1265
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1266
	return r;
1267 1268
}

1269
/**
1270
 * amdgpu_vm_find_entry - find the entry for an address
1271 1272 1273
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1274 1275
 * @entry: resulting entry or NULL
 * @parent: parent entry
1276
 *
1277
 * Find the vm_pt entry and it's parent for the given address.
1278
 */
1279 1280 1281
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1282 1283 1284
{
	unsigned idx, level = p->adev->vm_manager.num_level;

1285 1286 1287
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1288
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1289 1290 1291
		idx %= amdgpu_bo_size((*entry)->bo) / 8;
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1292 1293 1294
	}

	if (level)
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
static int amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
				       struct amdgpu_vm_pt *entry,
				       struct amdgpu_vm_pt *parent,
				       unsigned nptes, uint64_t dst,
				       uint64_t flags)
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;
	int r;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
	    p->func == amdgpu_vm_do_copy_ptes ||
	    !(flags & AMDGPU_PTE_VALID)) {

		dst = amdgpu_bo_gpu_offset(entry->bo);
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
		flags |= AMDGPU_PDE_PTE;
	}

	if (entry->addr == dst &&
	    entry->huge_page == !!(flags & AMDGPU_PDE_PTE))
		return 0;

	entry->addr = dst;
	entry->huge_page = !!(flags & AMDGPU_PDE_PTE);

	if (use_cpu_update) {
		r = amdgpu_bo_kmap(parent->bo, (void *)&pd_addr);
		if (r)
			return r;
1344

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
	} else {
		if (parent->bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->bo->shadow);
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
		pd_addr = amdgpu_bo_gpu_offset(parent->bo);
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}

	return 0;
1359 1360
}

A
Alex Deucher 已提交
1361 1362 1363
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1364
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1365 1366 1367
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1368
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1369 1370
 * @flags: mapping flags
 *
1371
 * Update the page tables in the range @start - @end.
1372
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1373
 */
1374
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1375
				  uint64_t start, uint64_t end,
1376
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1377
{
1378 1379
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1380

1381
	uint64_t addr, pe_start;
1382
	struct amdgpu_bo *pt;
1383
	unsigned nptes;
1384
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
1385
	int r;
A
Alex Deucher 已提交
1386 1387

	/* walk over the address space and update the page tables */
1388 1389 1390 1391 1392 1393 1394
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1395

A
Alex Deucher 已提交
1396 1397 1398
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1399
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1400

1401 1402 1403 1404 1405 1406 1407 1408 1409
		r = amdgpu_vm_handle_huge_pages(params, entry, parent,
						nptes, dst, flags);
		if (r)
			return r;

		if (entry->huge_page)
			continue;

		pt = entry->bo;
1410
		if (use_cpu_update) {
1411
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1412 1413 1414 1415 1416 1417 1418
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1419
			pe_start = amdgpu_bo_gpu_offset(pt);
1420
		}
A
Alex Deucher 已提交
1421

1422 1423 1424
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1425 1426
	}

1427
	return 0;
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1439
 * Returns 0 for success, -EINVAL for failure.
1440
 */
1441
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1442
				uint64_t start, uint64_t end,
1443
				uint64_t dst, uint64_t flags)
1444
{
1445 1446
	int r;

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1466
	/* SI and newer are optimized for 64KB */
1467 1468 1469
	unsigned pages_per_frag = AMDGPU_LOG2_PAGES_PER_FRAG(params->adev);
	uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
	uint64_t frag_align = 1 << pages_per_frag;
1470 1471 1472 1473 1474

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1475
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1476 1477
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1478 1479 1480

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1481 1482 1483 1484
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1485 1486 1487 1488
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1489 1490 1491 1492
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1493 1494 1495 1496

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1497
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1498
	}
1499
	return r;
A
Alex Deucher 已提交
1500 1501 1502 1503 1504 1505
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1506
 * @exclusive: fence we need to sync to
1507 1508
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1509
 * @vm: requested vm
1510 1511 1512
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1513 1514 1515
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1516
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1517 1518 1519
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1520
				       struct dma_fence *exclusive,
1521 1522
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1523
				       struct amdgpu_vm *vm,
1524
				       uint64_t start, uint64_t last,
1525
				       uint64_t flags, uint64_t addr,
1526
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1527
{
1528
	struct amdgpu_ring *ring;
1529
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1530
	unsigned nptes, ncmds, ndw;
1531
	struct amdgpu_job *job;
1532
	struct amdgpu_pte_update_params params;
1533
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1534 1535
	int r;

1536 1537
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1538
	params.vm = vm;
1539 1540
	params.src = src;

1541 1542 1543 1544
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1545 1546 1547 1548 1549 1550 1551 1552
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1553
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1554 1555 1556 1557 1558 1559 1560 1561 1562
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1563
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1564

1565
	nptes = last - start + 1;
A
Alex Deucher 已提交
1566 1567 1568 1569 1570

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1571
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1572 1573 1574 1575

	/* padding, etc. */
	ndw = 64;

1576 1577 1578
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1579
	if (src) {
A
Alex Deucher 已提交
1580 1581 1582
		/* only copy commands needed */
		ndw += ncmds * 7;

1583 1584
		params.func = amdgpu_vm_do_copy_ptes;

1585 1586 1587
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1588

1589
		/* and also PTEs */
A
Alex Deucher 已提交
1590 1591
		ndw += nptes * 2;

1592 1593
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1594 1595 1596 1597 1598 1599
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1600 1601

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1602 1603
	}

1604 1605
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1606
		return r;
1607

1608
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1609

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1624
		addr = 0;
1625 1626
	}

1627 1628 1629 1630
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1631
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1632 1633 1634
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1635

1636
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1637 1638 1639
	if (r)
		goto error_free;

1640 1641 1642
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1643

1644 1645
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1646 1647
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1648 1649
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1650

1651
	amdgpu_bo_fence(vm->root.bo, f, true);
1652 1653
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1654
	return 0;
C
Chunming Zhou 已提交
1655 1656

error_free:
1657
	amdgpu_job_free(job);
1658
	amdgpu_vm_invalidate_level(&vm->root);
1659
	return r;
A
Alex Deucher 已提交
1660 1661
}

1662 1663 1664 1665
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1666
 * @exclusive: fence we need to sync to
1667 1668
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1669 1670
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1671
 * @flags: HW flags for the mapping
1672
 * @nodes: array of drm_mm_nodes with the MC addresses
1673 1674 1675 1676 1677 1678 1679
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1680
				      struct dma_fence *exclusive,
1681
				      uint64_t gtt_flags,
1682
				      dma_addr_t *pages_addr,
1683 1684
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1685
				      uint64_t flags,
1686
				      struct drm_mm_node *nodes,
1687
				      struct dma_fence **fence)
1688
{
1689
	uint64_t pfn, src = 0, start = mapping->start;
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1700 1701 1702
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1703 1704 1705
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1706 1707 1708 1709 1710 1711
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1712 1713
	trace_amdgpu_vm_bo_update(mapping);

1714 1715 1716 1717 1718 1719
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1720
	}
1721

1722 1723 1724
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1725

1726 1727 1728 1729 1730 1731 1732 1733
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1747
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1748 1749
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1750 1751 1752 1753 1754
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1755 1756 1757 1758 1759
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1760
		start = last + 1;
1761

1762
	} while (unlikely(start != mapping->last + 1));
1763 1764 1765 1766

	return 0;
}

A
Alex Deucher 已提交
1767 1768 1769 1770 1771
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1772
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1773 1774 1775 1776 1777 1778
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1779
			bool clear)
A
Alex Deucher 已提交
1780 1781 1782
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1783
	dma_addr_t *pages_addr = NULL;
1784
	uint64_t gtt_flags, flags;
1785
	struct ttm_mem_reg *mem;
1786
	struct drm_mm_node *nodes;
1787
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1788 1789
	int r;

1790
	if (clear || !bo_va->bo) {
1791
		mem = NULL;
1792
		nodes = NULL;
1793 1794
		exclusive = NULL;
	} else {
1795 1796
		struct ttm_dma_tt *ttm;

1797
		mem = &bo_va->bo->tbo.mem;
1798 1799
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1800 1801 1802
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1803
		}
1804
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1805 1806
	}

1807 1808 1809 1810 1811 1812 1813 1814 1815
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1816

1817 1818 1819 1820 1821 1822
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1823 1824
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1825
					       mapping, flags, nodes,
1826
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1827 1828 1829 1830
		if (r)
			return r;
	}

1831 1832 1833 1834 1835 1836 1837 1838
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1839
	spin_lock(&vm->status_lock);
1840
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1841
	list_del_init(&bo_va->vm_status);
1842
	if (clear)
1843
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1844 1845
	spin_unlock(&vm->status_lock);

1846 1847 1848 1849 1850 1851
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

A
Alex Deucher 已提交
1852 1853 1854
	return 0;
}

1855 1856 1857 1858 1859 1860 1861 1862 1863
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1864
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1865 1866 1867 1868
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1869
/**
1870
 * amdgpu_vm_prt_get - add a PRT user
1871 1872 1873
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1874 1875 1876
	if (!adev->gart.gart_funcs->set_prt)
		return;

1877 1878 1879 1880
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1881 1882 1883 1884 1885
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1886
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1887 1888 1889
		amdgpu_vm_update_prt_state(adev);
}

1890
/**
1891
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1892 1893 1894 1895 1896
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1897
	amdgpu_vm_prt_put(cb->adev);
1898 1899 1900
	kfree(cb);
}

1901 1902 1903 1904 1905 1906
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1907
	struct amdgpu_prt_cb *cb;
1908

1909 1910 1911 1912
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1913 1914 1915 1916 1917
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1918
		amdgpu_vm_prt_put(adev);
1919 1920 1921 1922 1923 1924 1925 1926
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1942 1943 1944 1945
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1946

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1957
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1958 1959 1960
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1961

1962 1963 1964 1965 1966 1967 1968 1969 1970
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1971
	}
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1983 1984
}

A
Alex Deucher 已提交
1985 1986 1987 1988 1989
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1990 1991
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1992 1993 1994 1995 1996 1997 1998
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1999 2000
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2001 2002
{
	struct amdgpu_bo_va_mapping *mapping;
2003
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2004
	int r;
Y
Yong Zhao 已提交
2005
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
2006 2007 2008 2009 2010

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2011

Y
Yong Zhao 已提交
2012 2013 2014
		if (vm->pte_support_ats)
			init_pte_value = AMDGPU_PTE_SYSTEM;

2015 2016
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2017
						init_pte_value, 0, &f);
2018
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2019
		if (r) {
2020
			dma_fence_put(f);
A
Alex Deucher 已提交
2021
			return r;
2022
		}
2023
	}
A
Alex Deucher 已提交
2024

2025 2026 2027 2028 2029
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2030
	}
2031

A
Alex Deucher 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
2048
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
2049
{
2050
	struct amdgpu_bo_va *bo_va = NULL;
2051
	int r = 0;
A
Alex Deucher 已提交
2052 2053 2054 2055 2056 2057

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
2058

2059
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
2060 2061 2062 2063 2064 2065 2066
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2067
	if (bo_va)
2068
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
2069 2070

	return r;
A
Alex Deucher 已提交
2071 2072 2073 2074 2075 2076 2077 2078 2079
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2080
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
2100 2101
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
2102
	INIT_LIST_HEAD(&bo_va->vm_status);
2103

2104 2105
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2122
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2123 2124 2125 2126
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2127
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2128
{
2129
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
2130 2131 2132
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

2133 2134
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2135
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2136 2137
		return -EINVAL;

A
Alex Deucher 已提交
2138
	/* make sure object fit at this offset */
2139
	eaddr = saddr + size - 1;
2140 2141
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
2142 2143 2144 2145 2146
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2147 2148
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2149 2150
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2151 2152
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2153
		return -EINVAL;
A
Alex Deucher 已提交
2154 2155 2156
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2157 2158
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2159 2160

	INIT_LIST_HEAD(&mapping->list);
2161 2162
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2163 2164 2165
	mapping->offset = offset;
	mapping->flags = flags;

2166
	list_add(&mapping->list, &bo_va->invalids);
2167
	amdgpu_vm_it_insert(mapping, &vm->va);
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2225 2226
	mapping->start = saddr;
	mapping->last = eaddr;
2227 2228 2229 2230
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2231
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2232

2233 2234 2235
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2249
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2250 2251 2252 2253 2254 2255 2256
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2257
	bool valid = true;
A
Alex Deucher 已提交
2258

2259
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2260

2261
	list_for_each_entry(mapping, &bo_va->valids, list) {
2262
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2263 2264 2265
			break;
	}

2266 2267 2268 2269
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2270
			if (mapping->start == saddr)
2271 2272 2273
				break;
		}

2274
		if (&mapping->list == &bo_va->invalids)
2275
			return -ENOENT;
A
Alex Deucher 已提交
2276
	}
2277

A
Alex Deucher 已提交
2278
	list_del(&mapping->list);
2279
	amdgpu_vm_it_remove(mapping, &vm->va);
2280
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2281

2282
	if (valid)
A
Alex Deucher 已提交
2283
		list_add(&mapping->list, &vm->freed);
2284
	else
2285 2286
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2287 2288 2289 2290

	return 0;
}

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2318
	INIT_LIST_HEAD(&before->list);
2319 2320 2321 2322 2323 2324

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2325
	INIT_LIST_HEAD(&after->list);
2326 2327

	/* Now gather all removed mappings */
2328 2329
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2330
		/* Remember mapping split at the start */
2331 2332 2333
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2334 2335 2336 2337 2338 2339
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2340 2341 2342
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2343
			after->offset = tmp->offset;
2344
			after->offset += after->start - tmp->start;
2345 2346 2347 2348 2349 2350
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2351 2352

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2353 2354 2355 2356
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2357
		amdgpu_vm_it_remove(tmp, &vm->va);
2358 2359
		list_del(&tmp->list);

2360 2361 2362 2363
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2364 2365 2366 2367 2368

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2369 2370
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2371
		amdgpu_vm_it_insert(before, &vm->va);
2372 2373 2374 2375 2376 2377 2378
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2379
	if (!list_empty(&after->list)) {
2380
		amdgpu_vm_it_insert(after, &vm->va);
2381 2382 2383 2384 2385 2386 2387 2388 2389
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2390 2391 2392 2393 2394 2395
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2396
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2412
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2413
		list_del(&mapping->list);
2414
		amdgpu_vm_it_remove(mapping, &vm->va);
2415
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2416 2417 2418 2419
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2420
		amdgpu_vm_it_remove(mapping, &vm->va);
2421 2422
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2423
	}
2424

2425
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2436
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2437 2438 2439 2440 2441 2442 2443
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2444 2445
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2446
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2447
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2448 2449 2450
	}
}

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2489 2490 2491 2492 2493
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2494
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2495
 *
2496
 * Init @vm fields.
A
Alex Deucher 已提交
2497
 */
2498 2499
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2500 2501
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2502
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2503 2504
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2505
	struct amd_sched_rq *rq;
2506
	int r, i;
2507
	u64 flags;
Y
Yong Zhao 已提交
2508
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2509 2510

	vm->va = RB_ROOT;
2511
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2512 2513
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2514 2515
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2516
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2517
	INIT_LIST_HEAD(&vm->freed);
2518

2519
	/* create scheduler entity for page table updates */
2520 2521 2522 2523

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2524 2525 2526 2527
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2528
		return r;
2529

Y
Yong Zhao 已提交
2530 2531 2532
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2533 2534
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2535 2536 2537 2538 2539 2540

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
			init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
		}
	} else
2541 2542 2543 2544 2545 2546
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2547
	vm->last_dir_update = NULL;
2548

2549 2550 2551 2552 2553 2554 2555 2556
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2557
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2558
			     AMDGPU_GEM_DOMAIN_VRAM,
2559
			     flags,
Y
Yong Zhao 已提交
2560
			     NULL, NULL, init_pde_value, &vm->root.bo);
A
Alex Deucher 已提交
2561
	if (r)
2562 2563
		goto error_free_sched_entity;

2564
	r = amdgpu_bo_reserve(vm->root.bo, false);
2565
	if (r)
2566
		goto error_free_root;
2567

2568
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2569 2570 2571 2572 2573 2574 2575

	if (vm->use_cpu_for_update) {
		r = amdgpu_bo_kmap(vm->root.bo, NULL);
		if (r)
			goto error_free_root;
	}

2576
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2577 2578

	return 0;
2579

2580 2581 2582 2583
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2584 2585 2586 2587 2588

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2589 2590
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2611
	kvfree(level->entries);
2612 2613
}

A
Alex Deucher 已提交
2614 2615 2616 2617 2618 2619
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2620
 * Tear down @vm.
A
Alex Deucher 已提交
2621 2622 2623 2624 2625
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2626
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2627
	int i;
A
Alex Deucher 已提交
2628

2629
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2630

A
Alex Deucher 已提交
2631 2632 2633
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2634
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2635
		list_del(&mapping->list);
2636
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2637 2638 2639
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2640
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2641
			amdgpu_vm_prt_fini(adev, vm);
2642
			prt_fini_needed = false;
2643
		}
2644

A
Alex Deucher 已提交
2645
		list_del(&mapping->list);
2646
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2647 2648
	}

2649
	amdgpu_vm_free_levels(&vm->root);
2650
	dma_fence_put(vm->last_dir_update);
2651 2652
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2653
}
2654

2655 2656 2657 2658 2659 2660 2661 2662 2663
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2664 2665 2666 2667 2668
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2669

2670 2671
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2672
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2673

2674 2675 2676 2677 2678 2679
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2680
	}
2681

2682 2683
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2684 2685 2686
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2687
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2688
	atomic64_set(&adev->vm_manager.client_counter, 0);
2689
	spin_lock_init(&adev->vm_manager.prt_lock);
2690
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2708 2709
}

2710 2711 2712 2713 2714 2715 2716 2717 2718
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2719
	unsigned i, j;
2720

2721 2722 2723
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2724

2725 2726 2727 2728 2729 2730 2731 2732
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2733
	}
2734
}
C
Chunming Zhou 已提交
2735 2736 2737 2738

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2739 2740 2741
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2742 2743 2744

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2745 2746 2747 2748 2749 2750
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2751
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2752
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2753 2754 2755 2756 2757 2758 2759
		break;
	default:
		return -EINVAL;
	}

	return 0;
}