amdgpu_vm.c 66.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81 82 83 84 85
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
86 87
};

88 89 90 91 92 93
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
94
/**
95
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
96 97 98
 *
 * @adev: amdgpu_device pointer
 *
99
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
100
 */
101 102
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
103
{
104 105 106
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
107 108
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
109 110
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
111
		return AMDGPU_VM_PTE_COUNT(adev);
112 113
	else
		/* Everything in between */
114
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
115 116 117
}

/**
118
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
119 120 121
 *
 * @adev: amdgpu_device pointer
 *
122
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
123
 */
124
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
125
{
126
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
127 128 129
}

/**
130
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
131 132
 *
 * @vm: vm providing the BOs
133
 * @validated: head of validation list
134
 * @entry: entry to add
A
Alex Deucher 已提交
135 136
 *
 * Add the page directory to the list of BOs to
137
 * validate for command submission.
A
Alex Deucher 已提交
138
 */
139 140 141
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
142
{
143
	entry->robj = vm->root.bo;
144
	entry->priority = 0;
145
	entry->tv.bo = &entry->robj->tbo;
146
	entry->tv.shared = true;
147
	entry->user_pages = NULL;
148 149
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
150

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

192
/**
193
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
194
 *
195
 * @adev: amdgpu device pointer
196
 * @vm: vm providing the BOs
197 198
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
199
 *
200
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
201
 */
202 203 204
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
205
{
206
	uint64_t num_evictions;
A
Alex Deucher 已提交
207

208 209 210 211 212
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
213
		return 0;
214

215
	return amdgpu_vm_validate_level(&vm->root, validate, param);
216 217 218
}

/**
219
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
220 221 222 223 224 225
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
226
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
227 228 229
{
	unsigned i;

230 231
	if (!parent->entries)
		return;
232

233 234 235 236
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
237 238
			continue;

239 240
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
241
	}
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
259
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
260 261
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
279
		adev->vm_manager.block_size;
280 281
	unsigned pt_idx, from, to;
	int r;
282
	u64 flags;
283 284 285 286

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
287 288 289
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
290 291 292 293 294
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

295 296 297 298 299
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
300 301 302 303 304

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
305 306
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
307

308 309 310 311 312 313 314 315
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

316 317 318 319 320 321 322 323 324 325 326
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
327
					     flags,
328 329 330 331 332 333 334 335 336 337 338 339 340 341
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
342 343 344 345 346
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
347 348 349 350 351 352 353 354
			if (r)
				return r;
		}
	}

	return 0;
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
369
	uint64_t last_pfn;
370 371 372 373 374 375 376 377 378
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
379
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
380 381 382 383 384 385 386
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

387
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
388 389
}

390 391 392 393 394 395 396 397 398 399
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
400 401
{
	return id->current_gpu_reset_count !=
402
		atomic_read(&adev->gpu_reset_counter);
403 404
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
425
	bool needs_flush = vm->use_cpu_for_update;
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
470 471 472 473
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
474 475
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
476
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
477
 *
478
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
479
 */
480
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
481
		      struct amdgpu_sync *sync, struct dma_fence *fence,
482
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
483 484
{
	struct amdgpu_device *adev = ring->adev;
485
	unsigned vmhub = ring->funcs->vmhub;
486
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
487
	uint64_t fence_context = adev->fence_context + ring->idx;
488
	struct dma_fence *updates = sync->last_vm_update;
489
	struct amdgpu_vm_id *id, *idle;
490
	struct dma_fence **fences;
491 492 493
	unsigned i;
	int r = 0;

494 495 496 497 498 499
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
500
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
501 502
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
503
		return -ENOMEM;
504
	}
505
	/* Check if we have an idle VMID */
506
	i = 0;
507
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
508 509
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
510
			break;
511
		++i;
512 513
	}

514
	/* If we can't find a idle VMID to use, wait till one becomes available */
515
	if (&idle->list == &id_mgr->ids_lru) {
516 517
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
518
		struct dma_fence_array *array;
519 520 521
		unsigned j;

		for (j = 0; j < i; ++j)
522
			dma_fence_get(fences[j]);
523

524
		array = dma_fence_array_create(i, fences, fence_context,
525 526 527
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
528
				dma_fence_put(fences[j]);
529 530 531 532 533 534 535
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
536
		dma_fence_put(&array->base);
537 538 539
		if (r)
			goto error;

540
		mutex_unlock(&id_mgr->lock);
541 542 543 544 545
		return 0;

	}
	kfree(fences);

546
	job->vm_needs_flush = vm->use_cpu_for_update;
547
	/* Check if we can use a VMID already assigned to this VM */
548
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
549
		struct dma_fence *flushed;
550
		bool needs_flush = vm->use_cpu_for_update;
551 552

		/* Check all the prerequisites to using this VMID */
553
		if (amdgpu_vm_had_gpu_reset(adev, id))
554
			continue;
555 556 557 558

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

559
		if (job->vm_pd_addr != id->pd_gpu_addr)
560 561
			continue;

562 563 564 565
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
566 567

		flushed  = id->flushed_updates;
568 569 570 571 572
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
573 574
			continue;

575 576 577
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
578 579 580
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
581

582 583 584 585
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
586

587 588 589 590
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
591

592
	};
593

594 595
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
596

597 598
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
599 600
	if (r)
		goto error;
601

602
	id->pd_gpu_addr = job->vm_pd_addr;
603 604
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
605
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
606

607 608 609 610 611 612 613 614
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

615
	job->vm_id = id - id_mgr->ids;
616
	trace_amdgpu_vm_grab_id(vm, ring, job);
617 618

error:
619
	mutex_unlock(&id_mgr->lock);
620
	return r;
A
Alex Deucher 已提交
621 622
}

623 624 625 626 627 628 629 630 631 632 633
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
634
		atomic_dec(&id_mgr->reserved_vmid_num);
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
651 652 653 654 655 656 657
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
658 659 660 661 662 663 664 665 666 667 668 669
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

670 671 672 673 674 675
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
676
{
677
	const struct amdgpu_ip_block *ip_block;
678 679 680
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
681

682
	has_compute_vm_bug = false;
683 684

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
685 686 687 688 689 690 691 692 693
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
694

695 696 697 698 699
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
700
		else
701
			ring->has_compute_vm_bug = false;
702 703 704
	}
}

705 706
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
707
{
708 709 710 711 712
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
713
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
714 715 716 717 718 719 720 721 722 723 724

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
725

726 727
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
728

729
	return vm_flush_needed || gds_switch_needed;
730 731
}

732 733 734
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
735 736
}

A
Alex Deucher 已提交
737 738 739 740
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
741
 * @vm_id: vmid number to use
742
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
743
 *
744
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
745
 */
M
Monk Liu 已提交
746
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
747
{
748
	struct amdgpu_device *adev = ring->adev;
749 750 751
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
752
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
753 754 755 756 757 758
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
759
	bool vm_flush_needed = job->vm_needs_flush;
760
	unsigned patch_offset = 0;
761
	int r;
762

763 764 765 766
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
767

M
Monk Liu 已提交
768
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
769
		return 0;
770

771 772
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
773

M
Monk Liu 已提交
774 775 776
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

777
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
778
		struct dma_fence *fence;
779

780 781
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
782

783 784 785
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
786

787
		mutex_lock(&id_mgr->lock);
788 789
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
790
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
791
		mutex_unlock(&id_mgr->lock);
792
	}
793

794
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
814
	}
815
	return 0;
816 817 818 819 820 821 822 823 824 825
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
826 827
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
828
{
829 830
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
831

832
	atomic64_set(&id->owner, 0);
833 834 835 836 837 838
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
839 840
}

841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
861 862 863 864 865 866
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
867
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
887
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
888
 *
889
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
890 891 892 893 894 895 896 897 898
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
899 900 901
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
902
				  uint64_t flags)
A
Alex Deucher 已提交
903
{
904
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
905

906
	if (count < 3) {
907 908
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
909 910

	} else {
911
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
912 913 914 915
				      count, incr, flags);
	}
}

916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
931
				   uint64_t flags)
932
{
933
	uint64_t src = (params->src + (addr >> 12) * 8);
934

935 936 937 938

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
939 940
}

A
Alex Deucher 已提交
941
/**
942
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
943
 *
944
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
945 946 947
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
948
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
949
 */
950
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
951 952 953
{
	uint64_t result;

954 955
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
956

957 958
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
959

960
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
961 962 963 964

	return result;
}

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
983
	uint64_t value;
984

985 986
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

987
	for (i = 0; i < count; i++) {
988 989 990
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
991
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
992
					i, value, flags);
993 994 995 996 997 998 999 1000
		addr += incr;
	}

	/* Flush HDP */
	mb();
	amdgpu_gart_flush_gpu_tlb(params->adev, 0);
}

1001 1002
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1003 1004 1005 1006 1007
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1008
	amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.resv, owner);
1009 1010 1011 1012 1013 1014
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1015
/*
1016
 * amdgpu_vm_update_level - update a single level in the hierarchy
1017 1018 1019
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1020
 * @parent: parent directory
1021
 *
1022
 * Makes sure all entries in @parent are up to date.
1023 1024
 * Returns 0 for success, error for failure.
 */
1025 1026 1027 1028
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1029
{
1030
	struct amdgpu_bo *shadow;
1031 1032
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1033
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1034
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1035
	unsigned count = 0, pt_idx, ndw = 0;
1036
	struct amdgpu_job *job;
1037
	struct amdgpu_pte_update_params params;
1038
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1039

A
Alex Deucher 已提交
1040 1041
	int r;

1042 1043
	if (!parent->entries)
		return 0;
1044

1045 1046 1047
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1048

1049
	if (vm->use_cpu_for_update) {
1050 1051 1052
		r = amdgpu_bo_kmap(parent->bo, (void **)&pd_addr);
		if (r)
			return r;
1053
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
		if (unlikely(r)) {
			amdgpu_bo_kunmap(parent->bo);
			return r;
		}
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1067

1068 1069
		/* padding, etc. */
		ndw = 64;
1070

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1084 1085 1086
		if (r)
			return r;

1087 1088 1089
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1090

A
Alex Deucher 已提交
1091

1092 1093 1094
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1095 1096 1097 1098 1099
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1100
		if (bo->shadow) {
1101
			struct amdgpu_bo *pt_shadow = bo->shadow;
1102

1103 1104
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1105 1106 1107 1108
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1109
		pt = amdgpu_bo_gpu_offset(bo);
1110
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1111
		if (parent->entries[pt_idx].addr == pt)
1112 1113
			continue;

1114
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1115 1116 1117

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1118 1119
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1120 1121

			if (count) {
1122
				if (shadow)
1123 1124 1125 1126 1127 1128 1129 1130 1131
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1132 1133 1134 1135
			}

			count = 1;
			last_pde = pde;
1136
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1137 1138 1139 1140 1141 1142
			last_pt = pt;
		} else {
			++count;
		}
	}

1143
	if (count) {
1144
		if (vm->root.bo->shadow)
1145 1146
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1147

1148 1149
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1150
	}
A
Alex Deucher 已提交
1151

1152 1153 1154
	if (params.func == amdgpu_vm_cpu_set_ptes)
		amdgpu_bo_kunmap(parent->bo);
	else if (params.ib->length_dw == 0) {
1155
		amdgpu_job_free(job);
1156 1157 1158
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1159
				 AMDGPU_FENCE_OWNER_VM);
1160 1161 1162
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
1163

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1184

1185 1186 1187 1188
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1189 1190

	return 0;
C
Chunming Zhou 已提交
1191 1192

error_free:
1193
	amdgpu_job_free(job);
1194
	return r;
A
Alex Deucher 已提交
1195 1196
}

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1235 1236 1237 1238 1239 1240 1241
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

	return r;
1242 1243
}

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1259
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1270 1271 1272
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1273
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1274 1275 1276
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1277
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1278 1279
 * @flags: mapping flags
 *
1280
 * Update the page tables in the range @start - @end.
1281
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1282
 */
1283
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1284
				  uint64_t start, uint64_t end,
1285
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1286
{
1287 1288
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1289

1290
	uint64_t addr, pe_start;
1291
	struct amdgpu_bo *pt;
1292
	unsigned nptes;
1293 1294
	int r;
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
1295

A
Alex Deucher 已提交
1296 1297

	/* walk over the address space and update the page tables */
1298
	for (addr = start; addr < end; addr += nptes) {
1299
		pt = amdgpu_vm_get_pt(params, addr);
1300 1301
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1302
			return -EINVAL;
1303
		}
1304

A
Alex Deucher 已提交
1305 1306 1307
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1308
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1309

1310 1311 1312 1313
		if (use_cpu_update) {
			r = amdgpu_bo_kmap(pt, (void *)&pe_start);
			if (r)
				return r;
1314 1315 1316 1317 1318 1319 1320
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1321
			pe_start = amdgpu_bo_gpu_offset(pt);
1322
		}
A
Alex Deucher 已提交
1323

1324 1325 1326
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1327 1328

		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
1329 1330 1331

		if (use_cpu_update)
			amdgpu_bo_kunmap(pt);
A
Alex Deucher 已提交
1332 1333
	}

1334
	return 0;
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1346
 * Returns 0 for success, -EINVAL for failure.
1347
 */
1348
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1349
				uint64_t start, uint64_t end,
1350
				uint64_t dst, uint64_t flags)
1351
{
1352 1353
	int r;

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1373 1374 1375
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1376 1377 1378 1379 1380

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1381
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1382 1383
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1384 1385 1386

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1387 1388 1389 1390
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1391 1392 1393 1394
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1395 1396 1397 1398
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1399 1400 1401 1402

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1403
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1404
	}
1405
	return r;
A
Alex Deucher 已提交
1406 1407 1408 1409 1410 1411
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1412
 * @exclusive: fence we need to sync to
1413 1414
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1415
 * @vm: requested vm
1416 1417 1418
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1419 1420 1421
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1422
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1423 1424 1425
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1426
				       struct dma_fence *exclusive,
1427 1428
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1429
				       struct amdgpu_vm *vm,
1430
				       uint64_t start, uint64_t last,
1431
				       uint64_t flags, uint64_t addr,
1432
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1433
{
1434
	struct amdgpu_ring *ring;
1435
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1436
	unsigned nptes, ncmds, ndw;
1437
	struct amdgpu_job *job;
1438
	struct amdgpu_pte_update_params params;
1439
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1440 1441
	int r;

1442 1443
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1444
	params.vm = vm;
1445 1446
	params.src = src;

1447 1448 1449 1450
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1451 1452 1453 1454 1455 1456 1457 1458
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1459
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1460 1461 1462 1463 1464 1465 1466 1467 1468
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1469
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1470

1471
	nptes = last - start + 1;
A
Alex Deucher 已提交
1472 1473 1474 1475 1476

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1477
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1478 1479 1480 1481

	/* padding, etc. */
	ndw = 64;

1482
	if (src) {
A
Alex Deucher 已提交
1483 1484 1485
		/* only copy commands needed */
		ndw += ncmds * 7;

1486 1487
		params.func = amdgpu_vm_do_copy_ptes;

1488 1489 1490
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1491

1492
		/* and also PTEs */
A
Alex Deucher 已提交
1493 1494
		ndw += nptes * 2;

1495 1496
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1497 1498 1499 1500 1501 1502
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1503 1504

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1505 1506
	}

1507 1508
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1509
		return r;
1510

1511
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1512

1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1527
		addr = 0;
1528 1529
	}

1530 1531 1532 1533
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1534
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1535 1536 1537
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1538

1539
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1540 1541 1542
	if (r)
		goto error_free;

1543 1544 1545
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1546

1547 1548
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1549 1550
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1551 1552
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1553

1554
	amdgpu_bo_fence(vm->root.bo, f, true);
1555 1556
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1557
	return 0;
C
Chunming Zhou 已提交
1558 1559

error_free:
1560
	amdgpu_job_free(job);
1561
	return r;
A
Alex Deucher 已提交
1562 1563
}

1564 1565 1566 1567
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1568
 * @exclusive: fence we need to sync to
1569 1570
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1571 1572
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1573
 * @flags: HW flags for the mapping
1574
 * @nodes: array of drm_mm_nodes with the MC addresses
1575 1576 1577 1578 1579 1580 1581
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1582
				      struct dma_fence *exclusive,
1583
				      uint64_t gtt_flags,
1584
				      dma_addr_t *pages_addr,
1585 1586
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1587
				      uint64_t flags,
1588
				      struct drm_mm_node *nodes,
1589
				      struct dma_fence **fence)
1590
{
1591
	uint64_t pfn, src = 0, start = mapping->start;
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1602 1603 1604
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1605 1606 1607
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1608 1609 1610 1611 1612 1613
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1614 1615
	trace_amdgpu_vm_bo_update(mapping);

1616 1617 1618 1619 1620 1621
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1622
	}
1623

1624 1625 1626
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1627

1628 1629 1630 1631 1632 1633 1634 1635
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1636

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1649
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1650 1651
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1652 1653 1654 1655 1656
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1657 1658 1659 1660 1661
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1662
		start = last + 1;
1663

1664
	} while (unlikely(start != mapping->last + 1));
1665 1666 1667 1668

	return 0;
}

A
Alex Deucher 已提交
1669 1670 1671 1672 1673
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1674
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1675 1676 1677 1678 1679 1680
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1681
			bool clear)
A
Alex Deucher 已提交
1682 1683 1684
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1685
	dma_addr_t *pages_addr = NULL;
1686
	uint64_t gtt_flags, flags;
1687
	struct ttm_mem_reg *mem;
1688
	struct drm_mm_node *nodes;
1689
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1690 1691
	int r;

1692
	if (clear || !bo_va->bo) {
1693
		mem = NULL;
1694
		nodes = NULL;
1695 1696
		exclusive = NULL;
	} else {
1697 1698
		struct ttm_dma_tt *ttm;

1699
		mem = &bo_va->bo->tbo.mem;
1700 1701
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1702 1703 1704
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1705
		}
1706
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1707 1708
	}

1709 1710 1711 1712 1713 1714 1715 1716 1717
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1718

1719 1720 1721 1722 1723 1724
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1725 1726
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1727
					       mapping, flags, nodes,
1728
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1729 1730 1731 1732
		if (r)
			return r;
	}

1733 1734 1735 1736 1737 1738 1739 1740
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1741
	spin_lock(&vm->status_lock);
1742
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1743
	list_del_init(&bo_va->vm_status);
1744
	if (clear)
1745
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1746 1747 1748 1749 1750
	spin_unlock(&vm->status_lock);

	return 0;
}

1751 1752 1753 1754 1755 1756 1757 1758 1759
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1760
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1761 1762 1763 1764
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1765
/**
1766
 * amdgpu_vm_prt_get - add a PRT user
1767 1768 1769
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1770 1771 1772
	if (!adev->gart.gart_funcs->set_prt)
		return;

1773 1774 1775 1776
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1777 1778 1779 1780 1781
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1782
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1783 1784 1785
		amdgpu_vm_update_prt_state(adev);
}

1786
/**
1787
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1788 1789 1790 1791 1792
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1793
	amdgpu_vm_prt_put(cb->adev);
1794 1795 1796
	kfree(cb);
}

1797 1798 1799 1800 1801 1802
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1803
	struct amdgpu_prt_cb *cb;
1804

1805 1806 1807 1808
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1809 1810 1811 1812 1813
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1814
		amdgpu_vm_prt_put(adev);
1815 1816 1817 1818 1819 1820 1821 1822
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1838 1839 1840 1841
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1842

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1853
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1854 1855 1856
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1857

1858 1859 1860 1861 1862 1863 1864 1865 1866
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1867
	}
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1879 1880
}

A
Alex Deucher 已提交
1881 1882 1883 1884 1885
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1886 1887
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1888 1889 1890 1891 1892 1893 1894
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1895 1896
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1897 1898
{
	struct amdgpu_bo_va_mapping *mapping;
1899
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1900 1901 1902 1903 1904 1905
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1906

1907 1908 1909
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1910
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1911
		if (r) {
1912
			dma_fence_put(f);
A
Alex Deucher 已提交
1913
			return r;
1914
		}
1915
	}
A
Alex Deucher 已提交
1916

1917 1918 1919 1920 1921
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1922
	}
1923

A
Alex Deucher 已提交
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1940
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1941
{
1942
	struct amdgpu_bo_va *bo_va = NULL;
1943
	int r = 0;
A
Alex Deucher 已提交
1944 1945 1946 1947 1948 1949

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1950

1951
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1952 1953 1954 1955 1956 1957 1958
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1959
	if (bo_va)
1960
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1961 1962

	return r;
A
Alex Deucher 已提交
1963 1964 1965 1966 1967 1968 1969 1970 1971
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1972
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1992 1993
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1994
	INIT_LIST_HEAD(&bo_va->vm_status);
1995

1996 1997
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2014
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2015 2016 2017 2018
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2019
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2020
{
2021
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
2022 2023 2024
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

2025 2026
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2027
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2028 2029
		return -EINVAL;

A
Alex Deucher 已提交
2030
	/* make sure object fit at this offset */
2031
	eaddr = saddr + size - 1;
2032 2033
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
2034 2035 2036 2037 2038
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2039 2040
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2041 2042
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2043 2044
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2045
		return -EINVAL;
A
Alex Deucher 已提交
2046 2047 2048
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2049 2050
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2051 2052

	INIT_LIST_HEAD(&mapping->list);
2053 2054
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2055 2056 2057
	mapping->offset = offset;
	mapping->flags = flags;

2058
	list_add(&mapping->list, &bo_va->invalids);
2059
	amdgpu_vm_it_insert(mapping, &vm->va);
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2117 2118
	mapping->start = saddr;
	mapping->last = eaddr;
2119 2120 2121 2122
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2123
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2124

2125 2126 2127
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2141
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2142 2143 2144 2145 2146 2147 2148
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2149
	bool valid = true;
A
Alex Deucher 已提交
2150

2151
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2152

2153
	list_for_each_entry(mapping, &bo_va->valids, list) {
2154
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2155 2156 2157
			break;
	}

2158 2159 2160 2161
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2162
			if (mapping->start == saddr)
2163 2164 2165
				break;
		}

2166
		if (&mapping->list == &bo_va->invalids)
2167
			return -ENOENT;
A
Alex Deucher 已提交
2168
	}
2169

A
Alex Deucher 已提交
2170
	list_del(&mapping->list);
2171
	amdgpu_vm_it_remove(mapping, &vm->va);
2172
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2173

2174
	if (valid)
A
Alex Deucher 已提交
2175
		list_add(&mapping->list, &vm->freed);
2176
	else
2177 2178
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2179 2180 2181 2182

	return 0;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2210
	INIT_LIST_HEAD(&before->list);
2211 2212 2213 2214 2215 2216

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2217
	INIT_LIST_HEAD(&after->list);
2218 2219

	/* Now gather all removed mappings */
2220 2221
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2222
		/* Remember mapping split at the start */
2223 2224 2225
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2226 2227 2228 2229 2230 2231
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2232 2233 2234
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2235
			after->offset = tmp->offset;
2236
			after->offset += after->start - tmp->start;
2237 2238 2239 2240 2241 2242
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2243 2244

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2245 2246 2247 2248
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2249
		amdgpu_vm_it_remove(tmp, &vm->va);
2250 2251
		list_del(&tmp->list);

2252 2253 2254 2255
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2256 2257 2258 2259 2260

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2261 2262
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2263
		amdgpu_vm_it_insert(before, &vm->va);
2264 2265 2266 2267 2268 2269 2270
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2271
	if (!list_empty(&after->list)) {
2272
		amdgpu_vm_it_insert(after, &vm->va);
2273 2274 2275 2276 2277 2278 2279 2280 2281
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2282 2283 2284 2285 2286 2287
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2288
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2304
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2305
		list_del(&mapping->list);
2306
		amdgpu_vm_it_remove(mapping, &vm->va);
2307
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2308 2309 2310 2311
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2312
		amdgpu_vm_it_remove(mapping, &vm->va);
2313 2314
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2315
	}
2316

2317
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2328
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2329 2330 2331 2332 2333 2334 2335
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2336 2337
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2338
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2339
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2340 2341 2342
	}
}

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2381 2382 2383 2384 2385
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2386
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2387
 *
2388
 * Init @vm fields.
A
Alex Deucher 已提交
2389
 */
2390 2391
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2392 2393
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2394
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2395 2396
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2397
	struct amd_sched_rq *rq;
2398
	int r, i;
2399
	u64 flags;
A
Alex Deucher 已提交
2400 2401

	vm->va = RB_ROOT;
2402
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2403 2404
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2405 2406
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2407
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2408
	INIT_LIST_HEAD(&vm->freed);
2409

2410
	/* create scheduler entity for page table updates */
2411 2412 2413 2414

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2415 2416 2417 2418
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2419
		return r;
2420

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2431
	vm->last_dir_update = NULL;
2432

2433 2434 2435 2436 2437 2438 2439 2440
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2441
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2442
			     AMDGPU_GEM_DOMAIN_VRAM,
2443
			     flags,
2444
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2445
	if (r)
2446 2447
		goto error_free_sched_entity;

2448
	r = amdgpu_bo_reserve(vm->root.bo, false);
2449
	if (r)
2450
		goto error_free_root;
2451

2452
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2453
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2454 2455

	return 0;
2456

2457 2458 2459 2460
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2461 2462 2463 2464 2465

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2466 2467
}

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2488
	kvfree(level->entries);
2489 2490
}

A
Alex Deucher 已提交
2491 2492 2493 2494 2495 2496
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2497
 * Tear down @vm.
A
Alex Deucher 已提交
2498 2499 2500 2501 2502
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2503
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2504
	int i;
A
Alex Deucher 已提交
2505

2506
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2507

A
Alex Deucher 已提交
2508 2509 2510
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2511
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2512
		list_del(&mapping->list);
2513
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2514 2515 2516
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2517
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2518
			amdgpu_vm_prt_fini(adev, vm);
2519
			prt_fini_needed = false;
2520
		}
2521

A
Alex Deucher 已提交
2522
		list_del(&mapping->list);
2523
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2524 2525
	}

2526
	amdgpu_vm_free_levels(&vm->root);
2527
	dma_fence_put(vm->last_dir_update);
2528 2529
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2530
}
2531

2532 2533 2534 2535 2536 2537 2538 2539 2540
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2541 2542 2543 2544 2545
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2546

2547 2548
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2549
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2550

2551 2552 2553 2554 2555 2556
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2557
	}
2558

2559 2560
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2561 2562 2563
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2564
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2565
	atomic64_set(&adev->vm_manager.client_counter, 0);
2566
	spin_lock_init(&adev->vm_manager.prt_lock);
2567
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2585 2586
}

2587 2588 2589 2590 2591 2592 2593 2594 2595
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2596
	unsigned i, j;
2597

2598 2599 2600
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2601

2602 2603 2604 2605 2606 2607 2608 2609
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2610
	}
2611
}
C
Chunming Zhou 已提交
2612 2613 2614 2615

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2616 2617 2618
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2619 2620 2621

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2622 2623 2624 2625 2626 2627
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2628
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2629
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2630 2631 2632 2633 2634 2635 2636
		break;
	default:
		return -EINVAL;
	}

	return 0;
}