amdgpu_vm.c 76.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34 35
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/*
 * PASID manager
 *
 * PASIDs are global address space identifiers that can be shared
 * between the GPU, an IOMMU and the driver. VMs on different devices
 * may use the same PASID if they share the same address
 * space. Therefore PASIDs are allocated using a global IDA. VMs are
 * looked up from the PASID per amdgpu_device.
 */
static DEFINE_IDA(amdgpu_vm_pasid_ida);

/**
 * amdgpu_vm_alloc_pasid - Allocate a PASID
 * @bits: Maximum width of the PASID in bits, must be at least 1
 *
 * Allocates a PASID of the given width while keeping smaller PASIDs
 * available if possible.
 *
 * Returns a positive integer on success. Returns %-EINVAL if bits==0.
 * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
 * memory allocation failure.
 */
int amdgpu_vm_alloc_pasid(unsigned int bits)
{
	int pasid = -EINVAL;

	for (bits = min(bits, 31U); bits > 0; bits--) {
		pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
				       1U << (bits - 1), 1U << bits,
				       GFP_KERNEL);
		if (pasid != -ENOSPC)
			break;
	}

	return pasid;
}

/**
 * amdgpu_vm_free_pasid - Free a PASID
 * @pasid: PASID to free
 */
void amdgpu_vm_free_pasid(unsigned int pasid)
{
	ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
}

A
Alex Deucher 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

102 103 104 105 106 107 108 109 110
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

111 112 113
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
114
struct amdgpu_pte_update_params {
115 116
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
117 118
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
119 120 121 122
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
123 124 125
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
126
		     uint64_t flags);
127 128 129 130 131 132
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
133 134
};

135 136 137 138 139 140
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

141 142 143 144 145 146 147 148 149 150
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
151 152 153 154 155 156 157
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
158
			adev->vm_manager.block_size;
159 160 161 162 163 164 165 166 167
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
168 169
}

A
Alex Deucher 已提交
170
/**
171
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
172 173 174
 *
 * @adev: amdgpu_device pointer
 *
175
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
176
 */
177 178
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
179
{
180 181
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
182

183
	if (level == adev->vm_manager.root_level)
184
		/* For the root directory */
185
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
186
	else if (level != AMDGPU_VM_PTB)
187 188 189
		/* Everything in between */
		return 512;
	else
190
		/* For the page tables on the leaves */
191
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
192 193 194
}

/**
195
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
196 197 198
 *
 * @adev: amdgpu_device pointer
 *
199
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
200
 */
201
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
202
{
203
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
204 205 206
}

/**
207
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
208 209
 *
 * @vm: vm providing the BOs
210
 * @validated: head of validation list
211
 * @entry: entry to add
A
Alex Deucher 已提交
212 213
 *
 * Add the page directory to the list of BOs to
214
 * validate for command submission.
A
Alex Deucher 已提交
215
 */
216 217 218
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
219
{
220
	entry->robj = vm->root.base.bo;
221
	entry->priority = 0;
222
	entry->tv.bo = &entry->robj->tbo;
223
	entry->tv.shared = true;
224
	entry->user_pages = NULL;
225 226
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
227

228
/**
229
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
230
 *
231
 * @adev: amdgpu device pointer
232
 * @vm: vm providing the BOs
233 234 235 236 237
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
238 239 240
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
241
{
242
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
243 244
	int r;

245 246 247 248
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
249

250 251 252 253
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
254

255 256 257 258 259 260
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
261

262 263 264 265 266 267
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
268

269 270
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
271 272 273 274
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
275

276
		spin_lock(&vm->status_lock);
277 278 279 280
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
281
	}
282
	spin_unlock(&vm->status_lock);
283

284
	return 0;
285 286
}

287
/**
288
 * amdgpu_vm_ready - check VM is ready for updates
289
 *
290
 * @vm: VM to check
A
Alex Deucher 已提交
291
 *
292
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
293
 */
294
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
295
{
296
	bool ready;
A
Alex Deucher 已提交
297

298 299 300
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
301

302
	return ready;
303 304 305
}

/**
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
321
	unsigned shift = amdgpu_vm_level_shift(adev, level);
322 323
	unsigned pt_idx, from, to;
	int r;
324
	u64 flags;
Y
Yong Zhao 已提交
325
	uint64_t init_value = 0;
326 327 328 329

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
330 331 332
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
333 334 335 336 337
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

338 339 340 341 342
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
343 344

	++level;
345 346
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
347

348 349 350 351 352 353 354 355
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
356
	if (vm->pte_support_ats) {
357
		init_value = AMDGPU_PTE_DEFAULT_ATC;
358
		if (level != AMDGPU_VM_PTB)
Y
Yong Zhao 已提交
359
			init_value |= AMDGPU_PDE_PTE;
360

Y
Yong Zhao 已提交
361 362
	}

363 364
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
365
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
366 367 368
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

369
		if (!entry->base.bo) {
370 371 372 373
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
374
					     flags,
Y
Yong Zhao 已提交
375
					     NULL, resv, init_value, &pt);
376 377 378
			if (r)
				return r;

379 380 381 382 383 384 385 386
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

387 388 389
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
390
			pt->parent = amdgpu_bo_ref(parent->base.bo);
391

392 393 394
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
395 396 397
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
398 399
		}

400
		if (level < AMDGPU_VM_PTB) {
401 402 403 404 405
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
406 407 408 409 410 411 412 413
			if (r)
				return r;
		}
	}

	return 0;
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
428
	uint64_t last_pfn;
429 430 431 432 433 434 435 436 437
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
438
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
439 440 441 442 443 444 445
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

446 447
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
				      adev->vm_manager.root_level);
448 449
}

450 451 452 453 454 455 456 457 458 459
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
460 461
{
	return id->current_gpu_reset_count !=
462
		atomic_read(&adev->gpu_reset_counter);
463 464
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
485
	bool needs_flush = vm->use_cpu_for_update;
486 487 488 489 490 491 492 493 494 495 496 497 498 499

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
500
			r = amdgpu_sync_fence(adev, sync, tmp, false);
501 502 503 504 505 506 507
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
508
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
530 531 532 533
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
534 535
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
536
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
537
 *
538
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
539
 */
540
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
541
		      struct amdgpu_sync *sync, struct dma_fence *fence,
542
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
543 544
{
	struct amdgpu_device *adev = ring->adev;
545
	unsigned vmhub = ring->funcs->vmhub;
546
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
547
	uint64_t fence_context = adev->fence_context + ring->idx;
548
	struct dma_fence *updates = sync->last_vm_update;
549
	struct amdgpu_vm_id *id, *idle;
550
	struct dma_fence **fences;
551 552 553
	unsigned i;
	int r = 0;

554 555 556 557 558 559
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
560
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
561 562
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
563
		return -ENOMEM;
564
	}
565
	/* Check if we have an idle VMID */
566
	i = 0;
567
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
568 569
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
570
			break;
571
		++i;
572 573
	}

574
	/* If we can't find a idle VMID to use, wait till one becomes available */
575
	if (&idle->list == &id_mgr->ids_lru) {
576 577
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
578
		struct dma_fence_array *array;
579 580 581
		unsigned j;

		for (j = 0; j < i; ++j)
582
			dma_fence_get(fences[j]);
583

584
		array = dma_fence_array_create(i, fences, fence_context,
585 586 587
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
588
				dma_fence_put(fences[j]);
589 590 591 592 593 594
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


595
		r = amdgpu_sync_fence(ring->adev, sync, &array->base, false);
596
		dma_fence_put(&array->base);
597 598 599
		if (r)
			goto error;

600
		mutex_unlock(&id_mgr->lock);
601 602 603 604 605
		return 0;

	}
	kfree(fences);

606
	job->vm_needs_flush = vm->use_cpu_for_update;
607
	/* Check if we can use a VMID already assigned to this VM */
608
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
609
		struct dma_fence *flushed;
610
		bool needs_flush = vm->use_cpu_for_update;
611 612

		/* Check all the prerequisites to using this VMID */
613
		if (amdgpu_vm_had_gpu_reset(adev, id))
614
			continue;
615 616 617 618

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

619
		if (job->vm_pd_addr != id->pd_gpu_addr)
620 621
			continue;

622 623 624 625
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
626 627

		flushed  = id->flushed_updates;
628 629 630 631 632
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
633 634
			continue;

635 636 637
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
638
		r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
639 640
		if (r)
			goto error;
641

642 643 644 645
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
646

647 648 649 650
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
651

652
	};
653

654 655
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
656

657
	/* Remember this submission as user of the VMID */
658
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
659 660
	if (r)
		goto error;
661

662
	id->pd_gpu_addr = job->vm_pd_addr;
663 664
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
665
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
666

667 668 669 670 671 672 673 674
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

675
	job->vm_id = id - id_mgr->ids;
676
	trace_amdgpu_vm_grab_id(vm, ring, job);
677 678

error:
679
	mutex_unlock(&id_mgr->lock);
680
	return r;
A
Alex Deucher 已提交
681 682
}

683 684 685 686 687 688 689 690 691 692 693
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
694
		atomic_dec(&id_mgr->reserved_vmid_num);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
711 712 713 714 715 716 717
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
718 719 720 721 722 723 724 725 726 727 728 729
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

730 731 732 733 734 735
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
736
{
737
	const struct amdgpu_ip_block *ip_block;
738 739 740
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
741

742
	has_compute_vm_bug = false;
743 744

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
745 746 747 748 749 750 751 752 753
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
754

755 756 757 758 759
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
760
		else
761
			ring->has_compute_vm_bug = false;
762 763 764
	}
}

765 766
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
767
{
768 769 770 771 772
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
773
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
774 775 776 777 778 779 780 781 782 783 784

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
785

786 787
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
788

789
	return vm_flush_needed || gds_switch_needed;
790 791
}

792 793 794
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
795 796
}

A
Alex Deucher 已提交
797 798 799 800
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
801
 * @vm_id: vmid number to use
802
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
803
 *
804
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
805
 */
M
Monk Liu 已提交
806
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
807
{
808
	struct amdgpu_device *adev = ring->adev;
809 810 811
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
812
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
813 814 815 816 817 818
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
819
	bool vm_flush_needed = job->vm_needs_flush;
820
	unsigned patch_offset = 0;
821
	int r;
822

823 824 825 826
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
827

M
Monk Liu 已提交
828
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
829
		return 0;
830

831 832
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
833

M
Monk Liu 已提交
834 835 836
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

837
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
838
		struct dma_fence *fence;
839

840 841
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
842

843 844 845
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
846

847
		mutex_lock(&id_mgr->lock);
848 849
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
850
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
851
		mutex_unlock(&id_mgr->lock);
852
	}
853

854
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
874
	}
875
	return 0;
876 877 878 879 880 881 882 883 884 885
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
886 887
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
888
{
889 890
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
891

892
	atomic64_set(&id->owner, 0);
893 894 895 896 897 898
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
921 922 923 924 925 926
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
927
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
928 929 930 931 932 933 934 935 936 937
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

938 939
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
940 941 942 943 944 945 946
			return bo_va;
		}
	}
	return NULL;
}

/**
947
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
948
 *
949
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
950 951 952 953 954 955 956 957 958
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
959 960 961
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
962
				  uint64_t flags)
A
Alex Deucher 已提交
963
{
964
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
965

966
	if (count < 3) {
967 968
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
969 970

	} else {
971
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
972 973 974 975
				      count, incr, flags);
	}
}

976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
991
				   uint64_t flags)
992
{
993
	uint64_t src = (params->src + (addr >> 12) * 8);
994

995 996 997 998

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
999 1000
}

A
Alex Deucher 已提交
1001
/**
1002
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1003
 *
1004
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1005 1006 1007
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1008
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
1009
 */
1010
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1011 1012 1013
{
	uint64_t result;

1014 1015
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1016

1017 1018
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1019

1020
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1021 1022 1023 1024

	return result;
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1043
	uint64_t value;
1044

1045 1046
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1047
	for (i = 0; i < count; i++) {
1048 1049 1050
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1051
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1052
					i, value, flags);
1053 1054 1055 1056
		addr += incr;
	}
}

1057 1058
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1059 1060 1061 1062 1063
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1064
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1065 1066 1067 1068 1069 1070
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1071
/*
1072
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1073
 *
1074
 * @param: parameters for the update
1075
 * @vm: requested vm
1076
 * @parent: parent directory
1077
 * @entry: entry to update
1078
 *
1079
 * Makes sure the requested entry in parent is up to date.
1080
 */
1081 1082 1083 1084
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1085
{
1086
	struct amdgpu_bo *bo = entry->base.bo, *shadow = NULL, *pbo;
1087
	uint64_t pd_addr, shadow_addr = 0;
1088 1089
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1090

1091 1092 1093
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1094

1095
	if (vm->use_cpu_for_update) {
1096
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1097
	} else {
1098
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1099
		shadow = parent->base.bo->shadow;
1100
		if (shadow)
1101 1102
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
	}
1103

1104 1105 1106
	for (level = 0, pbo = parent->base.bo->parent; pbo; ++level)
		pbo = pbo->parent;

1107
	level += params->adev->vm_manager.root_level;
1108
	pt = amdgpu_bo_gpu_offset(bo);
1109 1110
	flags = AMDGPU_PTE_VALID;
	amdgpu_gart_get_vm_pde(params->adev, level, &pt, &flags);
1111 1112
	if (shadow) {
		pde = shadow_addr + (entry - parent->entries) * 8;
1113
		params->func(params, pde, pt, 1, 0, flags);
1114
	}
A
Alex Deucher 已提交
1115

1116
	pde = pd_addr + (entry - parent->entries) * 8;
1117
	params->func(params, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1118 1119
}

1120 1121 1122 1123 1124 1125 1126
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
1127 1128 1129 1130
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1131
{
1132
	unsigned pt_idx, num_entries;
1133 1134 1135 1136 1137

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1138 1139
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1140 1141
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1142
		if (!entry->base.bo)
1143 1144
			continue;

1145
		spin_lock(&vm->status_lock);
1146 1147
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
1148
		spin_unlock(&vm->status_lock);
1149
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1150 1151 1152
	}
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1165 1166 1167
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1168
	int r = 0;
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1193 1194
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
1195 1196
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1197 1198 1199 1200 1201
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1202
		list_del_init(&bo_base->vm_status);
1203 1204 1205
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
1206
		if (!bo) {
1207
			spin_lock(&vm->status_lock);
1208
			continue;
1209
		}
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		spin_lock(&vm->status_lock);
		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1222 1223
	}
	spin_unlock(&vm->status_lock);
1224

1225 1226 1227 1228
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		if (root->shadow)
			amdgpu_sync_resv(adev, &job->sync,
					 root->shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM, false);

		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1256 1257
	}

1258 1259 1260 1261 1262 1263
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1264 1265
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1266
	amdgpu_job_free(job);
1267
	return r;
1268 1269
}

1270
/**
1271
 * amdgpu_vm_find_entry - find the entry for an address
1272 1273 1274
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1275 1276
 * @entry: resulting entry or NULL
 * @parent: parent entry
1277
 *
1278
 * Find the vm_pt entry and it's parent for the given address.
1279
 */
1280 1281 1282
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1283
{
1284
	unsigned level = p->adev->vm_manager.root_level;
1285

1286 1287 1288
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1289
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1290

1291
		*parent = *entry;
1292 1293
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1294 1295
	}

1296
	if (level != AMDGPU_VM_PTB)
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1312 1313 1314 1315 1316
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1317 1318 1319 1320 1321 1322 1323
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1324
	    p->src ||
1325 1326
	    !(flags & AMDGPU_PTE_VALID)) {

1327
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1328 1329
		flags = AMDGPU_PTE_VALID;
	} else {
1330
		/* Set the huge page flag to stop scanning at this PDE */
1331 1332 1333
		flags |= AMDGPU_PDE_PTE;
	}

1334
	if (!entry->huge && !(flags & AMDGPU_PDE_PTE))
1335
		return;
1336
	entry->huge = !!(flags & AMDGPU_PDE_PTE);
1337

1338
	amdgpu_gart_get_vm_pde(p->adev, AMDGPU_VM_PDB0,
1339 1340
			       &dst, &flags);

1341
	if (use_cpu_update) {
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1354
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1355 1356
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1357 1358

		p->pages_addr = tmp;
1359
	} else {
1360 1361
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1362 1363 1364
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1365
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1366 1367 1368
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1369 1370
}

A
Alex Deucher 已提交
1371 1372 1373
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1374
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1375 1376 1377
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1378
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1379 1380
 * @flags: mapping flags
 *
1381
 * Update the page tables in the range @start - @end.
1382
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1383
 */
1384
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1385
				  uint64_t start, uint64_t end,
1386
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1387
{
1388 1389
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1390

1391
	uint64_t addr, pe_start;
1392
	struct amdgpu_bo *pt;
1393
	unsigned nptes;
1394
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1395 1396

	/* walk over the address space and update the page tables */
1397 1398 1399 1400 1401 1402 1403
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1404

A
Alex Deucher 已提交
1405 1406 1407
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1408
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1409

1410 1411
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1412
		/* We don't need to update PTEs for huge pages */
1413
		if (entry->huge)
1414 1415
			continue;

1416
		pt = entry->base.bo;
1417
		if (use_cpu_update) {
1418
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1419 1420 1421 1422 1423 1424 1425
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1426
			pe_start = amdgpu_bo_gpu_offset(pt);
1427
		}
A
Alex Deucher 已提交
1428

1429 1430 1431
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1432 1433
	}

1434
	return 0;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1446
 * Returns 0 for success, -EINVAL for failure.
1447
 */
1448
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1449
				uint64_t start, uint64_t end,
1450
				uint64_t dst, uint64_t flags)
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1470 1471
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1472 1473

	/* system pages are non continuously */
1474
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1475
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1476

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1494 1495
		if (r)
			return r;
1496

1497 1498
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1499
	}
1500 1501

	return 0;
A
Alex Deucher 已提交
1502 1503 1504 1505 1506 1507
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1508
 * @exclusive: fence we need to sync to
1509
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1510
 * @vm: requested vm
1511 1512 1513
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1514 1515 1516
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1517
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1518 1519 1520
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1521
				       struct dma_fence *exclusive,
1522
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1523
				       struct amdgpu_vm *vm,
1524
				       uint64_t start, uint64_t last,
1525
				       uint64_t flags, uint64_t addr,
1526
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1527
{
1528
	struct amdgpu_ring *ring;
1529
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1530
	unsigned nptes, ncmds, ndw;
1531
	struct amdgpu_job *job;
1532
	struct amdgpu_pte_update_params params;
1533
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1534 1535
	int r;

1536 1537
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1538
	params.vm = vm;
1539

1540 1541 1542 1543
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1544 1545 1546 1547 1548 1549 1550 1551
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1552
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1553 1554 1555 1556 1557 1558 1559 1560 1561
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1562
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1563

1564
	nptes = last - start + 1;
A
Alex Deucher 已提交
1565 1566

	/*
1567
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1568
	 *  entries or 2k dwords (whatever is smaller)
1569 1570
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1571
	 */
1572
	ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
A
Alex Deucher 已提交
1573 1574 1575 1576

	/* padding, etc. */
	ndw = 64;

1577 1578 1579
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1580
	if (pages_addr) {
1581
		/* copy commands needed */
1582
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1583

1584
		/* and also PTEs */
A
Alex Deucher 已提交
1585 1586
		ndw += nptes * 2;

1587 1588
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1589 1590
	} else {
		/* set page commands needed */
1591
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
A
Alex Deucher 已提交
1592

1593
		/* extra commands for begin/end fragments */
1594 1595
		ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
				* adev->vm_manager.fragment_size;
1596 1597

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1598 1599
	}

1600 1601
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1602
		return r;
1603

1604
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1605

1606
	if (pages_addr) {
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1620
		addr = 0;
1621 1622
	}

1623
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1624 1625 1626
	if (r)
		goto error_free;

1627
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1628
			     owner, false);
1629 1630
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1631

1632
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1633 1634 1635
	if (r)
		goto error_free;

1636 1637 1638
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1639

1640 1641
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1642 1643
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1644 1645
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1646

1647
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1648 1649
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1650
	return 0;
C
Chunming Zhou 已提交
1651 1652

error_free:
1653
	amdgpu_job_free(job);
1654 1655
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1656
	return r;
A
Alex Deucher 已提交
1657 1658
}

1659 1660 1661 1662
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1663
 * @exclusive: fence we need to sync to
1664
 * @pages_addr: DMA addresses to use for mapping
1665 1666
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1667
 * @flags: HW flags for the mapping
1668
 * @nodes: array of drm_mm_nodes with the MC addresses
1669 1670 1671 1672 1673 1674 1675
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1676
				      struct dma_fence *exclusive,
1677
				      dma_addr_t *pages_addr,
1678 1679
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1680
				      uint64_t flags,
1681
				      struct drm_mm_node *nodes,
1682
				      struct dma_fence **fence)
1683
{
1684
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1685
	uint64_t pfn, start = mapping->start;
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1696 1697 1698
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1699 1700 1701
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1702 1703 1704 1705 1706 1707
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1708 1709
	trace_amdgpu_vm_bo_update(mapping);

1710 1711 1712 1713 1714 1715
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1716
	}
1717

1718
	do {
1719
		dma_addr_t *dma_addr = NULL;
1720 1721
		uint64_t max_entries;
		uint64_t addr, last;
1722

1723 1724 1725 1726 1727 1728 1729 1730
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1731

1732
		if (pages_addr) {
1733 1734
			uint64_t count;

1735
			max_entries = min(max_entries, 16ull * 1024ull);
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1752 1753
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1754
			addr += pfn << PAGE_SHIFT;
1755 1756
		}

1757
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1758
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1759 1760 1761 1762 1763
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1764 1765 1766 1767 1768
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1769
		start = last + 1;
1770

1771
	} while (unlikely(start != mapping->last + 1));
1772 1773 1774 1775

	return 0;
}

A
Alex Deucher 已提交
1776 1777 1778 1779 1780
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1781
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1782 1783 1784 1785 1786 1787
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1788
			bool clear)
A
Alex Deucher 已提交
1789
{
1790 1791
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1792
	struct amdgpu_bo_va_mapping *mapping;
1793
	dma_addr_t *pages_addr = NULL;
1794
	struct ttm_mem_reg *mem;
1795
	struct drm_mm_node *nodes;
1796
	struct dma_fence *exclusive, **last_update;
1797
	uint64_t flags;
A
Alex Deucher 已提交
1798 1799
	int r;

1800
	if (clear || !bo_va->base.bo) {
1801
		mem = NULL;
1802
		nodes = NULL;
1803 1804
		exclusive = NULL;
	} else {
1805 1806
		struct ttm_dma_tt *ttm;

1807
		mem = &bo_va->base.bo->tbo.mem;
1808 1809
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1810 1811
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1812
			pages_addr = ttm->dma_address;
1813
		}
1814
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1815 1816
	}

1817
	if (bo)
1818
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1819
	else
1820
		flags = 0x0;
A
Alex Deucher 已提交
1821

1822 1823 1824 1825 1826
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1827 1828
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1829
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1830

1831 1832
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1833
	}
1834 1835

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1836
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1837
					       mapping, flags, nodes,
1838
					       last_update);
A
Alex Deucher 已提交
1839 1840 1841 1842
		if (r)
			return r;
	}

1843 1844 1845 1846
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1847 1848
	}

A
Alex Deucher 已提交
1849
	spin_lock(&vm->status_lock);
1850
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1851 1852
	spin_unlock(&vm->status_lock);

1853 1854 1855 1856 1857 1858
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1859 1860
	}

A
Alex Deucher 已提交
1861 1862 1863
	return 0;
}

1864 1865 1866 1867 1868 1869 1870 1871 1872
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1873
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1874 1875 1876 1877
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1878
/**
1879
 * amdgpu_vm_prt_get - add a PRT user
1880 1881 1882
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1883 1884 1885
	if (!adev->gart.gart_funcs->set_prt)
		return;

1886 1887 1888 1889
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1890 1891 1892 1893 1894
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1895
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1896 1897 1898
		amdgpu_vm_update_prt_state(adev);
}

1899
/**
1900
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1901 1902 1903 1904 1905
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1906
	amdgpu_vm_prt_put(cb->adev);
1907 1908 1909
	kfree(cb);
}

1910 1911 1912 1913 1914 1915
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1916
	struct amdgpu_prt_cb *cb;
1917

1918 1919 1920 1921
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1922 1923 1924 1925 1926
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1927
		amdgpu_vm_prt_put(adev);
1928 1929 1930 1931 1932 1933 1934 1935
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1951 1952 1953 1954
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1955

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1966
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1967 1968 1969
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1970

1971 1972 1973 1974 1975 1976 1977 1978 1979
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1980
	}
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1992 1993
}

A
Alex Deucher 已提交
1994 1995 1996 1997 1998
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1999 2000
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2001 2002 2003 2004 2005 2006 2007
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2008 2009
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2010 2011
{
	struct amdgpu_bo_va_mapping *mapping;
2012
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2013
	int r;
Y
Yong Zhao 已提交
2014
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
2015 2016 2017 2018 2019

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2020

Y
Yong Zhao 已提交
2021
		if (vm->pte_support_ats)
2022
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2023

2024
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2025
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2026
						init_pte_value, 0, &f);
2027
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2028
		if (r) {
2029
			dma_fence_put(f);
A
Alex Deucher 已提交
2030
			return r;
2031
		}
2032
	}
A
Alex Deucher 已提交
2033

2034 2035 2036 2037 2038
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2039
	}
2040

A
Alex Deucher 已提交
2041 2042 2043 2044 2045
	return 0;

}

/**
2046
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2047 2048 2049
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2050
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
2051
 *
2052
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
2053 2054
 * Returns 0 for success.
 *
2055
 * PTs have to be reserved!
A
Alex Deucher 已提交
2056
 */
2057
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2058
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2059
{
2060
	bool clear;
2061
	int r = 0;
A
Alex Deucher 已提交
2062 2063

	spin_lock(&vm->status_lock);
2064
	while (!list_empty(&vm->moved)) {
2065 2066
		struct amdgpu_bo_va *bo_va;

2067
		bo_va = list_first_entry(&vm->moved,
2068
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
2069
		spin_unlock(&vm->status_lock);
2070

2071 2072 2073 2074
		/* Per VM BOs never need to bo cleared in the page tables */
		clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
2075 2076 2077 2078 2079 2080 2081
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2082
	return r;
A
Alex Deucher 已提交
2083 2084 2085 2086 2087 2088 2089 2090 2091
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2092
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2108 2109 2110 2111 2112
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2113
	bo_va->ref_count = 1;
2114 2115
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2116

2117
	if (bo)
2118
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2119 2120 2121 2122

	return bo_va;
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2140
	mapping->bo_va = bo_va;
2141 2142 2143 2144 2145 2146 2147 2148
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
2149 2150
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
2151 2152 2153 2154 2155
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2168
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2169 2170 2171 2172
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2173
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2174
{
2175
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2176 2177
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2178 2179
	uint64_t eaddr;

2180 2181
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2182
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2183 2184
		return -EINVAL;

A
Alex Deucher 已提交
2185
	/* make sure object fit at this offset */
2186
	eaddr = saddr + size - 1;
2187
	if (saddr >= eaddr ||
2188
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2189 2190 2191 2192 2193
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2194 2195
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2196 2197
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2198
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2199
			tmp->start, tmp->last + 1);
2200
		return -EINVAL;
A
Alex Deucher 已提交
2201 2202 2203
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2204 2205
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2206

2207 2208
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2209 2210 2211
	mapping->offset = offset;
	mapping->flags = flags;

2212
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2238
	struct amdgpu_bo *bo = bo_va->base.bo;
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2250
	    (bo && offset + size > amdgpu_bo_size(bo)))
2251 2252 2253 2254 2255 2256 2257
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2258
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2259 2260 2261 2262 2263 2264 2265 2266
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2267 2268
	mapping->start = saddr;
	mapping->last = eaddr;
2269 2270 2271
	mapping->offset = offset;
	mapping->flags = flags;

2272
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2273

A
Alex Deucher 已提交
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2287
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2288 2289 2290 2291 2292 2293
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2294
	struct amdgpu_vm *vm = bo_va->base.vm;
2295
	bool valid = true;
A
Alex Deucher 已提交
2296

2297
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2298

2299
	list_for_each_entry(mapping, &bo_va->valids, list) {
2300
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2301 2302 2303
			break;
	}

2304 2305 2306 2307
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2308
			if (mapping->start == saddr)
2309 2310 2311
				break;
		}

2312
		if (&mapping->list == &bo_va->invalids)
2313
			return -ENOENT;
A
Alex Deucher 已提交
2314
	}
2315

A
Alex Deucher 已提交
2316
	list_del(&mapping->list);
2317
	amdgpu_vm_it_remove(mapping, &vm->va);
2318
	mapping->bo_va = NULL;
2319
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2320

2321
	if (valid)
A
Alex Deucher 已提交
2322
		list_add(&mapping->list, &vm->freed);
2323
	else
2324 2325
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2326 2327 2328 2329

	return 0;
}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2357
	INIT_LIST_HEAD(&before->list);
2358 2359 2360 2361 2362 2363

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2364
	INIT_LIST_HEAD(&after->list);
2365 2366

	/* Now gather all removed mappings */
2367 2368
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2369
		/* Remember mapping split at the start */
2370 2371 2372
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2373 2374 2375 2376 2377 2378
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2379 2380 2381
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2382
			after->offset = tmp->offset;
2383
			after->offset += after->start - tmp->start;
2384 2385 2386 2387 2388 2389
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2390 2391

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2392 2393 2394 2395
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2396
		amdgpu_vm_it_remove(tmp, &vm->va);
2397 2398
		list_del(&tmp->list);

2399 2400 2401 2402
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2403

2404
		tmp->bo_va = NULL;
2405 2406 2407 2408
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2409 2410
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2411
		amdgpu_vm_it_insert(before, &vm->va);
2412 2413 2414 2415 2416 2417 2418
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2419
	if (!list_empty(&after->list)) {
2420
		amdgpu_vm_it_insert(after, &vm->va);
2421 2422 2423 2424 2425 2426 2427 2428 2429
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2443 2444 2445 2446 2447 2448
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2449
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2450 2451 2452 2453 2454 2455 2456
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2457
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2458

2459
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2460 2461

	spin_lock(&vm->status_lock);
2462
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2463 2464
	spin_unlock(&vm->status_lock);

2465
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2466
		list_del(&mapping->list);
2467
		amdgpu_vm_it_remove(mapping, &vm->va);
2468
		mapping->bo_va = NULL;
2469
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2470 2471 2472 2473
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2474
		amdgpu_vm_it_remove(mapping, &vm->va);
2475 2476
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2477
	}
2478

2479
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2490
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2491 2492
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2493
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2494
{
2495 2496 2497
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2498 2499
		struct amdgpu_vm *vm = bo_base->vm;

2500
		bo_base->moved = true;
2501 2502
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2503 2504 2505 2506 2507
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2508 2509 2510 2511
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2512 2513 2514 2515 2516
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2517
			continue;
2518
		}
2519

2520 2521
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2522
			list_add(&bo_base->vm_status, &vm->moved);
2523
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2524 2525 2526
	}
}

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2540 2541
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2542 2543 2544 2545
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2546
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2547 2548
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2549
{
2550 2551 2552
	uint64_t tmp;

	/* adjust vm size first */
2553 2554 2555
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2556
		vm_size = amdgpu_vm_size;
2557 2558 2559 2560 2561 2562
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2563 2564

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2565 2566

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2567 2568
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2569 2570
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2584
	/* block size depends on vm size and hw setup*/
2585
	if (amdgpu_vm_block_size != -1)
2586
		adev->vm_manager.block_size =
2587 2588 2589 2590 2591
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2592
	else
2593
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2594

2595 2596 2597 2598
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2599

2600 2601 2602
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2603
		 adev->vm_manager.fragment_size);
2604 2605
}

A
Alex Deucher 已提交
2606 2607 2608 2609 2610
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2611
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2612
 *
2613
 * Init @vm fields.
A
Alex Deucher 已提交
2614
 */
2615
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2616
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2617 2618
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2619
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2620 2621
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2622
	struct drm_sched_rq *rq;
2623
	int r, i;
2624
	u64 flags;
Y
Yong Zhao 已提交
2625
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2626

2627
	vm->va = RB_ROOT_CACHED;
2628
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2629 2630
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2631
	spin_lock_init(&vm->status_lock);
2632
	INIT_LIST_HEAD(&vm->evicted);
2633
	INIT_LIST_HEAD(&vm->relocated);
2634
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2635
	INIT_LIST_HEAD(&vm->freed);
2636

2637
	/* create scheduler entity for page table updates */
2638 2639 2640 2641

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2642 2643
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2644
				  rq, amdgpu_sched_jobs, NULL);
2645
	if (r)
2646
		return r;
2647

Y
Yong Zhao 已提交
2648 2649 2650
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2651 2652
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2653 2654 2655

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
2656 2657 2658
			init_pde_value = AMDGPU_PTE_DEFAULT_ATC
					| AMDGPU_PDE_PTE;

Y
Yong Zhao 已提交
2659 2660
		}
	} else
2661 2662 2663 2664 2665 2666
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2667
	vm->last_update = NULL;
2668

2669 2670 2671 2672 2673 2674 2675 2676
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2677 2678 2679
	r = amdgpu_bo_create(adev,
			     amdgpu_vm_bo_size(adev, adev->vm_manager.root_level),
			     align, true,
2680
			     AMDGPU_GEM_DOMAIN_VRAM,
2681
			     flags,
2682
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2683
	if (r)
2684 2685
		goto error_free_sched_entity;

2686 2687 2688
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2689 2690

	if (vm->use_cpu_for_update) {
2691
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2692 2693 2694
		if (r)
			goto error_free_root;

2695
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
2696
		amdgpu_bo_unreserve(vm->root.base.bo);
2697 2698 2699
		if (r)
			goto error_free_root;
	}
A
Alex Deucher 已提交
2700

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2712 2713
	}

2714
	INIT_KFIFO(vm->faults);
2715
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2716 2717

	return 0;
2718

2719
error_free_root:
2720 2721 2722
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2723 2724

error_free_sched_entity:
2725
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2726 2727

	return r;
A
Alex Deucher 已提交
2728 2729
}

2730 2731 2732
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2733 2734 2735
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2736 2737 2738
 *
 * Free the page directory or page table level and all sub levels.
 */
2739 2740 2741
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2742
{
2743
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2744

2745 2746 2747 2748 2749
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2750 2751
	}

2752 2753 2754 2755
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2756

2757
	kvfree(parent->entries);
2758 2759
}

A
Alex Deucher 已提交
2760 2761 2762 2763 2764 2765
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2766
 * Tear down @vm.
A
Alex Deucher 已提交
2767 2768 2769 2770 2771
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2772
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2773
	struct amdgpu_bo *root;
2774
	u64 fault;
2775
	int i, r;
A
Alex Deucher 已提交
2776

2777 2778 2779 2780
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2781 2782 2783 2784 2785 2786 2787 2788
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2789
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2790

2791
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2792 2793
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2794 2795
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2796
		list_del(&mapping->list);
2797
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2798 2799 2800
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2801
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2802
			amdgpu_vm_prt_fini(adev, vm);
2803
			prt_fini_needed = false;
2804
		}
2805

A
Alex Deucher 已提交
2806
		list_del(&mapping->list);
2807
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2808 2809
	}

2810 2811 2812 2813 2814
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2815 2816
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2817 2818 2819
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2820
	dma_fence_put(vm->last_update);
2821 2822
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2823
}
2824

2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	spin_unlock(&adev->vm_manager.pasid_lock);
	if (!vm)
		/* VM not found, can't track fault credit */
		return true;

	/* No lock needed. only accessed by IRQ handler */
	if (!vm->fault_credit)
		/* Too many faults in this VM */
		return false;

	vm->fault_credit--;
	return true;
}

2855 2856 2857 2858 2859 2860 2861 2862 2863
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2864 2865 2866 2867 2868
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2869

2870 2871
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2872
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2873

2874 2875 2876 2877 2878 2879
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2880
	}
2881

2882 2883
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2884 2885 2886
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2887
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2888
	atomic64_set(&adev->vm_manager.client_counter, 0);
2889
	spin_lock_init(&adev->vm_manager.prt_lock);
2890
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2908 2909
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2910 2911
}

2912 2913 2914 2915 2916 2917 2918 2919 2920
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2921
	unsigned i, j;
2922

2923 2924 2925
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2926 2927 2928
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2929

2930 2931 2932 2933 2934 2935 2936 2937
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2938
	}
2939
}
C
Chunming Zhou 已提交
2940 2941 2942 2943

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2944 2945 2946
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2947 2948 2949

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2950 2951 2952 2953 2954 2955
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2956
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2957
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2958 2959 2960 2961 2962 2963 2964
		break;
	default:
		return -EINVAL;
	}

	return 0;
}