amdgpu_vm.c 41.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
};

A
Alex Deucher 已提交
66 67 68 69 70
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
71
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
72 73 74 75 76 77 78 79 80 81 82
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
83
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
84 85 86 87 88 89 90
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
91
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
92 93
 *
 * @vm: vm providing the BOs
94
 * @validated: head of validation list
95
 * @entry: entry to add
A
Alex Deucher 已提交
96 97
 *
 * Add the page directory to the list of BOs to
98
 * validate for command submission.
A
Alex Deucher 已提交
99
 */
100 101 102
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
103
{
104 105 106 107
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
108
	entry->user_pages = NULL;
109 110
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
111

112
/**
113
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
114
 *
115
 * @adev: amdgpu device pointer
116
 * @vm: vm providing the BOs
117
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
118
 *
119 120
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
121
 */
122 123
void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			  struct list_head *duplicates)
A
Alex Deucher 已提交
124
{
125
	uint64_t num_evictions;
126
	unsigned i;
A
Alex Deucher 已提交
127

128 129 130 131 132 133 134
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
		return;

A
Alex Deucher 已提交
135
	/* add the vm page table to the list */
136 137 138 139
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
140 141
			continue;

142
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
143
	}
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
171 172
}

173 174 175 176 177 178 179
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
180 181 182 183
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
184 185
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
186
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
187
 *
188
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
189
 */
190
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
191
		      struct amdgpu_sync *sync, struct fence *fence,
192
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
193 194
{
	struct amdgpu_device *adev = ring->adev;
195
	uint64_t fence_context = adev->fence_context + ring->idx;
196
	struct fence *updates = sync->last_vm_update;
197
	struct amdgpu_vm_id *id, *idle;
198 199 200 201 202 203 204 205
	struct fence **fences;
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
206

207 208
	mutex_lock(&adev->vm_manager.lock);

209
	/* Check if we have an idle VMID */
210
	i = 0;
211
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
212 213
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
214
			break;
215
		++i;
216 217
	}

218
	/* If we can't find a idle VMID to use, wait till one becomes available */
219
	if (&idle->list == &adev->vm_manager.ids_lru) {
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
		struct fence_array *array;
		unsigned j;

		for (j = 0; j < i; ++j)
			fence_get(fences[j]);

		array = fence_array_create(i, fences, fence_context,
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
				fence_put(fences[j]);
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
		fence_put(&array->base);
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

250
	job->vm_needs_flush = true;
251 252 253 254 255 256 257 258
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
		struct fence *flushed;

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
259

260 261 262
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
263
		if (amdgpu_vm_is_gpu_reset(adev, id))
264
			continue;
265 266 267 268

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

269
		if (job->vm_pd_addr != id->pd_gpu_addr)
270 271
			continue;

272 273 274 275 276
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
		    !fence_is_signaled(id->last_flush))
277 278 279 280 281 282 283
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
		    (!flushed || fence_is_later(updates, flushed)))
			continue;

284 285 286
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
287 288 289
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
290

291
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
292 293
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
294

295 296
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
297
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
298

299 300
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
301

302
	} while (i != ring->idx);
303

304 305
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
306

307 308
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
309 310
	if (r)
		goto error;
311

312 313
	fence_put(id->first);
	id->first = fence_get(fence);
314

315 316 317
	fence_put(id->last_flush);
	id->last_flush = NULL;

318 319
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
320

321
	id->pd_gpu_addr = job->vm_pd_addr;
322
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
323
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
324
	atomic64_set(&id->owner, vm->client_id);
325
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
326

327
	job->vm_id = id - adev->vm_manager.ids;
328
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
329 330

error:
331
	mutex_unlock(&adev->vm_manager.lock);
332
	return r;
A
Alex Deucher 已提交
333 334
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	const struct amdgpu_ip_block_version *ip_block;

	if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

	if (ip_block->major <= 7) {
		/* gfx7 has no workaround */
		return true;
	} else if (ip_block->major == 8) {
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
361 362 363 364
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
365
 * @vm_id: vmid number to use
366
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
367
 *
368
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
369
 */
370
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
371
{
372
	struct amdgpu_device *adev = ring->adev;
373
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
374
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
375 376 377 378 379 380
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
381
	int r;
382 383

	if (ring->funcs->emit_pipeline_sync && (
384
	    job->vm_needs_flush || gds_switch_needed ||
385
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
386
		amdgpu_ring_emit_pipeline_sync(ring);
387

388 389
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
390 391
		struct fence *fence;

392 393
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
394

395 396 397 398
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

399
		mutex_lock(&adev->vm_manager.lock);
400 401
		fence_put(id->last_flush);
		id->last_flush = fence;
402
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
403
	}
404

405
	if (gds_switch_needed) {
406 407 408 409 410 411 412 413 414 415
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
416
	}
417 418

	return 0;
419 420 421 422 423 424 425 426 427 428 429 430
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
431 432 433 434 435 436 437 438
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
439 440 441 442 443 444 445 446
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
447
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
469
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
470 471 472 473 474 475 476 477 478
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
479
static void amdgpu_vm_update_pages(struct amdgpu_pte_update_params *params,
A
Alex Deucher 已提交
480 481
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
482
				   uint32_t flags)
A
Alex Deucher 已提交
483 484 485
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

486
	if (params->src) {
487
		amdgpu_vm_copy_pte(params->adev, params->ib,
488
			pe, (params->src + (addr >> 12) * 8), count);
A
Alex Deucher 已提交
489

490
	} else if (count < 3) {
491 492
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
493 494

	} else {
495
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
496 497 498 499 500 501 502 503 504
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
505 506
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
507 508
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
509
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
510 511
			      struct amdgpu_bo *bo)
{
512
	struct amdgpu_ring *ring;
513
	struct fence *fence = NULL;
514
	struct amdgpu_job *job;
515
	struct amdgpu_pte_update_params params;
A
Alex Deucher 已提交
516 517 518 519
	unsigned entries;
	uint64_t addr;
	int r;

520 521
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
522 523 524 525
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
526 527
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
528
		goto error;
A
Alex Deucher 已提交
529 530 531 532

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

533 534
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
535
		goto error;
A
Alex Deucher 已提交
536

537 538
	memset(&params, 0, sizeof(params));
	params.adev = adev;
539
	params.ib = &job->ibs[0];
540
	amdgpu_vm_update_pages(&params, addr, 0, entries, 0, 0);
541 542 543
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
544 545
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
546 547 548
	if (r)
		goto error_free;

549
	amdgpu_bo_fence(bo, fence, true);
550
	fence_put(fence);
551
	return 0;
552

A
Alex Deucher 已提交
553
error_free:
554
	amdgpu_job_free(job);
A
Alex Deucher 已提交
555

556
error:
A
Alex Deucher 已提交
557 558 559 560
	return r;
}

/**
561
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
562
 *
563
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
564 565 566
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
567
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
568
 */
569
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
570 571 572
{
	uint64_t result;

573 574
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
575

576 577
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
578

579
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
580 581 582 583 584 585 586 587 588 589 590 591 592

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
593
 * and updates the page directory.
A
Alex Deucher 已提交
594 595 596 597 598
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
599
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
600 601 602 603 604
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
605
	struct amdgpu_job *job;
606
	struct amdgpu_pte_update_params params;
607
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
608

A
Alex Deucher 已提交
609 610
	int r;

611 612
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
613 614 615 616 617 618
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

619 620
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
621
		return r;
622

623 624
	memset(&params, 0, sizeof(params));
	params.adev = adev;
625
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
626 627 628

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
629
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
630 631 632 633 634 635 636 637 638 639 640 641
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
642 643
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
644 645

			if (count) {
646 647
				amdgpu_vm_update_pages(&params, last_pde,
						       last_pt, count, incr,
648
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
649 650 651 652 653 654 655 656 657 658 659
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
660
		amdgpu_vm_update_pages(&params, last_pde, last_pt,
661
					count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
662

663 664
	if (params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, params.ib);
665 666
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
667
		WARN_ON(params.ib->length_dw > ndw);
668 669
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
670 671
		if (r)
			goto error_free;
672

673
		amdgpu_bo_fence(pd, fence, true);
674 675
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
676
		fence_put(fence);
C
Chunming Zhou 已提交
677

678 679
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
680
	}
A
Alex Deucher 已提交
681 682

	return 0;
C
Chunming Zhou 已提交
683 684

error_free:
685
	amdgpu_job_free(job);
686
	return r;
A
Alex Deucher 已提交
687 688 689 690 691
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
692
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
693 694 695
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
696
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
697 698
 * @flags: mapping flags
 *
699
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
700
 */
701
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
702 703 704
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
705
{
706 707
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

708
	uint64_t cur_pe_start, cur_nptes, cur_dst;
709
	uint64_t addr; /* next GPU address to be updated */
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
	pt = vm->page_tables[pt_idx].entry.robj;

	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
727
	cur_nptes = nptes;
728 729 730 731 732
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
733 734

	/* walk over the address space and update the page tables */
735 736 737
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
		pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
738 739 740 741 742 743

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

744 745
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
746

747 748
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
749
			/* The next ptb is consecutive to current ptb.
750
			 * Don't call amdgpu_vm_update_pages now.
751 752
			 * Will update two ptbs together in future.
			*/
753
			cur_nptes += nptes;
754
		} else {
755 756 757
			amdgpu_vm_update_pages(params, cur_pe_start, cur_dst,
					       cur_nptes, AMDGPU_GPU_PAGE_SIZE,
					       flags);
A
Alex Deucher 已提交
758

759
			cur_pe_start = next_pe_start;
760
			cur_nptes = nptes;
761
			cur_dst = dst;
A
Alex Deucher 已提交
762 763
		}

764
		/* for next ptb*/
A
Alex Deucher 已提交
765 766 767 768
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	amdgpu_vm_update_pages(params, cur_pe_start, cur_dst, cur_nptes,
			       AMDGPU_GPU_PAGE_SIZE, flags);
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

807
	const uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
808 809 810 811

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

812 813
	uint32_t frag;

814
	/* system pages are non continuously */
815
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
816 817 818 819 820 821
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

822 823 824 825
	/* use more than 64KB fragment size if possible */
	frag = lower_32_bits(frag_start | frag_end);
	frag = likely(frag) ? __ffs(frag) : 31;

826 827 828 829 830 831 832 833 834
	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
835
			      flags | AMDGPU_PTE_FRAG(frag));
836 837 838 839 840 841

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
842 843 844 845 846 847
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
848
 * @exclusive: fence we need to sync to
849 850
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
851
 * @vm: requested vm
852 853 854
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
855 856 857
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
858
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
859 860 861
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
862
				       struct fence *exclusive,
863 864
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
865
				       struct amdgpu_vm *vm,
866 867 868
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
869
{
870
	struct amdgpu_ring *ring;
871
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
872
	unsigned nptes, ncmds, ndw;
873
	struct amdgpu_job *job;
874
	struct amdgpu_pte_update_params params;
875
	struct fence *f = NULL;
A
Alex Deucher 已提交
876 877
	int r;

878
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
879

880
	memset(&params, 0, sizeof(params));
881
	params.adev = adev;
882
	params.src = src;
883

884 885 886 887
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

888
	nptes = last - start + 1;
A
Alex Deucher 已提交
889 890 891 892 893 894 895 896 897 898

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

899
	if (src) {
A
Alex Deucher 已提交
900 901 902
		/* only copy commands needed */
		ndw += ncmds * 7;

903 904 905
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
906

907
		/* and also PTEs */
A
Alex Deucher 已提交
908 909 910 911 912 913 914 915 916 917
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

918 919
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
920
		return r;
921

922
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
923

924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
	}

940 941 942 943
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

944
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
945 946 947
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
948

949 950 951 952
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

953
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
954

955 956
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
957 958
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
959 960
	if (r)
		goto error_free;
A
Alex Deucher 已提交
961

962
	amdgpu_bo_fence(vm->page_directory, f, true);
963 964 965 966
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
967
	fence_put(f);
A
Alex Deucher 已提交
968
	return 0;
C
Chunming Zhou 已提交
969 970

error_free:
971
	amdgpu_job_free(job);
972
	return r;
A
Alex Deucher 已提交
973 974
}

975 976 977 978
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
979
 * @exclusive: fence we need to sync to
980 981
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
982 983 984
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
985
 * @flags: HW flags for the mapping
986 987 988 989 990 991 992
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
993
				      struct fence *exclusive,
994
				      uint32_t gtt_flags,
995
				      dma_addr_t *pages_addr,
996 997
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
998 999
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
1000 1001 1002
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

1003
	uint64_t src = 0, start = mapping->it.start;
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1016
	if (pages_addr) {
1017 1018 1019 1020
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
1021 1022
	addr += mapping->offset;

1023
	if (!pages_addr || src)
1024 1025
		return amdgpu_vm_bo_update_mapping(adev, exclusive,
						   src, pages_addr, vm,
1026 1027 1028 1029 1030 1031
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

1032
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
1033 1034
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1035 1036 1037 1038 1039 1040
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
1041
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
1042 1043 1044 1045 1046
	}

	return 0;
}

A
Alex Deucher 已提交
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1065
	dma_addr_t *pages_addr = NULL;
1066
	uint32_t gtt_flags, flags;
1067
	struct fence *exclusive;
A
Alex Deucher 已提交
1068 1069 1070 1071
	uint64_t addr;
	int r;

	if (mem) {
1072 1073
		struct ttm_dma_tt *ttm;

1074
		addr = (u64)mem->start << PAGE_SHIFT;
1075 1076
		switch (mem->mem_type) {
		case TTM_PL_TT:
1077 1078 1079
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1080 1081 1082
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
1083
			addr += adev->vm_manager.vram_base_offset;
1084 1085 1086 1087 1088
			break;

		default:
			break;
		}
1089 1090

		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1091 1092
	} else {
		addr = 0;
1093
		exclusive = NULL;
A
Alex Deucher 已提交
1094 1095 1096
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1097
	gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1098

1099 1100 1101 1102 1103 1104
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1105 1106
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1107 1108
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1109 1110 1111 1112
		if (r)
			return r;
	}

1113 1114 1115 1116 1117 1118 1119 1120
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1121
	spin_lock(&vm->status_lock);
1122
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1123
	list_del_init(&bo_va->vm_status);
1124 1125
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1152

1153
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1154
					       0, 0, NULL);
A
Alex Deucher 已提交
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1176
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1177
{
1178
	struct amdgpu_bo_va *bo_va = NULL;
1179
	int r = 0;
A
Alex Deucher 已提交
1180 1181 1182 1183 1184 1185

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1186

A
Alex Deucher 已提交
1187 1188 1189 1190 1191 1192 1193 1194
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1195
	if (bo_va)
1196
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1197 1198

	return r;
A
Alex Deucher 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1208
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1228 1229
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1230
	INIT_LIST_HEAD(&bo_va->vm_status);
1231

A
Alex Deucher 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1249
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1263 1264
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1265
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1266 1267
		return -EINVAL;

A
Alex Deucher 已提交
1268
	/* make sure object fit at this offset */
1269
	eaddr = saddr + size - 1;
1270
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1271 1272 1273
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1274 1275
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1276 1277 1278 1279 1280 1281 1282
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1283
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1284 1285 1286 1287 1288 1289 1290 1291
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1292
		goto error;
A
Alex Deucher 已提交
1293 1294 1295 1296 1297
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1298
		goto error;
A
Alex Deucher 已提交
1299 1300 1301 1302
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1303
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1304 1305 1306
	mapping->offset = offset;
	mapping->flags = flags;

1307
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1321
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1322
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1323 1324
		struct amdgpu_bo *pt;

1325 1326
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1327 1328 1329 1330
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1331
				     AMDGPU_GEM_DOMAIN_VRAM,
1332 1333
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW,
1334
				     NULL, resv, &pt);
1335
		if (r)
A
Alex Deucher 已提交
1336
			goto error_free;
1337

1338 1339 1340 1341 1342
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1343
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1344 1345 1346 1347 1348
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1349 1350 1351 1352
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1353
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1354 1355 1356 1357 1358 1359 1360 1361
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1362
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1363 1364
	kfree(mapping);

1365
error:
A
Alex Deucher 已提交
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1379
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1380 1381 1382 1383 1384 1385 1386
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1387
	bool valid = true;
A
Alex Deucher 已提交
1388

1389
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1390

1391
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1392 1393 1394 1395
		if (mapping->it.start == saddr)
			break;
	}

1396 1397 1398 1399 1400 1401 1402 1403
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1404
		if (&mapping->list == &bo_va->invalids)
1405
			return -ENOENT;
A
Alex Deucher 已提交
1406
	}
1407

A
Alex Deucher 已提交
1408 1409
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1410
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1411

1412
	if (valid)
A
Alex Deucher 已提交
1413
		list_add(&mapping->list, &vm->freed);
1414
	else
A
Alex Deucher 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1426
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1442
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1443 1444
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1445
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1446 1447 1448 1449 1450 1451
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1452
	}
1453

1454
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1465
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1466 1467 1468 1469 1470 1471 1472
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1473 1474
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1475
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1476
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1486
 * Init @vm fields.
A
Alex Deucher 已提交
1487 1488 1489 1490 1491
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1492
	unsigned pd_size, pd_entries;
1493 1494
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1495
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1496 1497
	int i, r;

1498 1499
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1500
	vm->va = RB_ROOT;
1501
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1502 1503
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1504
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1505
	INIT_LIST_HEAD(&vm->freed);
1506

A
Alex Deucher 已提交
1507 1508 1509 1510
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1511
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1512 1513 1514 1515 1516
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1517
	/* create scheduler entity for page table updates */
1518 1519 1520 1521

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1522 1523 1524 1525 1526 1527
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1528 1529
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1530
	r = amdgpu_bo_create(adev, pd_size, align, true,
1531
			     AMDGPU_GEM_DOMAIN_VRAM,
1532 1533
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
			     AMDGPU_GEM_CREATE_SHADOW,
1534
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1535
	if (r)
1536 1537
		goto error_free_sched_entity;

1538
	r = amdgpu_bo_reserve(vm->page_directory, false);
1539 1540 1541 1542
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1543
	amdgpu_bo_unreserve(vm->page_directory);
1544 1545
	if (r)
		goto error_free_page_directory;
1546
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
A
Alex Deucher 已提交
1547 1548

	return 0;
1549 1550 1551 1552 1553 1554 1555 1556 1557

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1558 1559 1560 1561 1562 1563 1564 1565
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1566
 * Tear down @vm.
A
Alex Deucher 已提交
1567 1568 1569 1570 1571 1572 1573
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1574
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1575

A
Alex Deucher 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

1589 1590 1591 1592
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
		if (vm->page_tables[i].entry.robj &&
		    vm->page_tables[i].entry.robj->shadow)
			amdgpu_bo_unref(&vm->page_tables[i].entry.robj->shadow);
1593
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1594
	}
1595
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1596

1597 1598
	if (vm->page_directory->shadow)
		amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1599
	amdgpu_bo_unref(&vm->page_directory);
1600
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1601
}
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1617 1618
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1619
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1620 1621
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1622
	}
1623

1624 1625 1626 1627
	adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1628
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1629
	atomic64_set(&adev->vm_manager.client_counter, 0);
1630 1631
}

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1643 1644 1645
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1646 1647
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1648 1649
		fence_put(id->flushed_updates);
	}
1650
}