amdgpu_vm.c 65.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
103 104
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
105 106
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
107
		return AMDGPU_VM_PTE_COUNT(adev);
108 109
	else
		/* Everything in between */
110
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
111 112 113
}

/**
114
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
115 116 117
 *
 * @adev: amdgpu_device pointer
 *
118
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
119
 */
120
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
121
{
122
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
123 124 125
}

/**
126
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
127 128
 *
 * @vm: vm providing the BOs
129
 * @validated: head of validation list
130
 * @entry: entry to add
A
Alex Deucher 已提交
131 132
 *
 * Add the page directory to the list of BOs to
133
 * validate for command submission.
A
Alex Deucher 已提交
134
 */
135 136 137
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
138
{
139
	entry->robj = vm->root.bo;
140
	entry->priority = 0;
141
	entry->tv.bo = &entry->robj->tbo;
142
	entry->tv.shared = true;
143
	entry->user_pages = NULL;
144 145
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
146

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

188
/**
189
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
190
 *
191
 * @adev: amdgpu device pointer
192
 * @vm: vm providing the BOs
193 194
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
195
 *
196
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
197
 */
198 199 200
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
201
{
202
	uint64_t num_evictions;
A
Alex Deucher 已提交
203

204 205 206 207 208
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
209
		return 0;
210

211
	return amdgpu_vm_validate_level(&vm->root, validate, param);
212 213 214
}

/**
215
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
216 217 218 219 220 221
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
222
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
223 224 225
{
	unsigned i;

226 227
	if (!parent->entries)
		return;
228

229 230 231 232
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
233 234
			continue;

235 236
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
237
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
255
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
256 257
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
275
		adev->vm_manager.block_size;
276 277
	unsigned pt_idx, from, to;
	int r;
278
	u64 flags;
279 280 281 282 283 284 285 286 287 288 289

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

290 291 292 293 294
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
295 296 297 298 299

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
300 301
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
302

303 304 305 306 307 308 309 310
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

311 312 313 314 315 316 317 318 319 320 321
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
322
					     flags,
323 324 325 326 327 328 329 330 331 332 333 334 335 336
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
337 338 339 340 341
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
342 343 344 345 346 347 348 349
			if (r)
				return r;
		}
	}

	return 0;
}

350 351 352 353 354 355 356 357 358 359 360 361 362 363
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
364
	uint64_t last_pfn;
365 366 367 368 369 370 371 372 373
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
374
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
375 376 377 378 379 380 381
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

382
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
383 384
}

385 386 387 388 389 390 391 392 393 394
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
395 396
{
	return id->current_gpu_reset_count !=
397
		atomic_read(&adev->gpu_reset_counter);
398 399
}

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
	bool needs_flush = false;

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
465 466 467 468
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
469 470
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
471
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
472
 *
473
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
474
 */
475
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
476
		      struct amdgpu_sync *sync, struct dma_fence *fence,
477
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
478 479
{
	struct amdgpu_device *adev = ring->adev;
480
	unsigned vmhub = ring->funcs->vmhub;
481
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
482
	uint64_t fence_context = adev->fence_context + ring->idx;
483
	struct dma_fence *updates = sync->last_vm_update;
484
	struct amdgpu_vm_id *id, *idle;
485
	struct dma_fence **fences;
486 487 488
	unsigned i;
	int r = 0;

489 490 491 492 493 494
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
495
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
496 497
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
498
		return -ENOMEM;
499
	}
500
	/* Check if we have an idle VMID */
501
	i = 0;
502
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
503 504
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
505
			break;
506
		++i;
507 508
	}

509
	/* If we can't find a idle VMID to use, wait till one becomes available */
510
	if (&idle->list == &id_mgr->ids_lru) {
511 512
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
513
		struct dma_fence_array *array;
514 515 516
		unsigned j;

		for (j = 0; j < i; ++j)
517
			dma_fence_get(fences[j]);
518

519
		array = dma_fence_array_create(i, fences, fence_context,
520 521 522
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
523
				dma_fence_put(fences[j]);
524 525 526 527 528 529 530
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
531
		dma_fence_put(&array->base);
532 533 534
		if (r)
			goto error;

535
		mutex_unlock(&id_mgr->lock);
536 537 538 539 540
		return 0;

	}
	kfree(fences);

541
	job->vm_needs_flush = false;
542
	/* Check if we can use a VMID already assigned to this VM */
543
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
544
		struct dma_fence *flushed;
545
		bool needs_flush = false;
546 547

		/* Check all the prerequisites to using this VMID */
548
		if (amdgpu_vm_had_gpu_reset(adev, id))
549
			continue;
550 551 552 553

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

554
		if (job->vm_pd_addr != id->pd_gpu_addr)
555 556
			continue;

557 558 559 560
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
561 562

		flushed  = id->flushed_updates;
563 564 565 566 567
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
568 569
			continue;

570 571 572
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
573 574 575
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
576

577 578 579 580
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
581

582 583 584 585
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
586

587
	};
588

589 590
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
591

592 593
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
594 595
	if (r)
		goto error;
596

597
	id->pd_gpu_addr = job->vm_pd_addr;
598 599
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
600
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
601

602 603 604 605 606 607 608 609
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

610
	job->vm_id = id - id_mgr->ids;
611
	trace_amdgpu_vm_grab_id(vm, ring, job);
612 613

error:
614
	mutex_unlock(&id_mgr->lock);
615
	return r;
A
Alex Deucher 已提交
616 617
}

618 619 620 621 622 623 624 625 626 627 628
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
629
		atomic_dec(&id_mgr->reserved_vmid_num);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
646 647 648 649 650 651 652
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
653 654 655 656 657 658 659 660 661 662 663 664
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
{
	const struct amdgpu_ip_block *ip_block;
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;

	has_compute_vm_bug = false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}

	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
		else
			ring->has_compute_vm_bug = false;
	}
}

700 701 702 703 704 705 706 707
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
708
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
709 710 711 712 713 714 715 716 717 718 719 720 721 722

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);

	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
723 724

	return vm_flush_needed || gds_switch_needed;
725 726
}

727 728 729 730 731
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
}

A
Alex Deucher 已提交
732 733 734 735
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
736
 * @vm_id: vmid number to use
737
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
738
 *
739
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
740
 */
741
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
742
{
743
	struct amdgpu_device *adev = ring->adev;
744 745 746
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
747
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
748 749 750 751 752 753
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
754
	bool vm_flush_needed = job->vm_needs_flush;
755
	unsigned patch_offset = 0;
756
	int r;
757

758 759 760 761
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
762

763 764
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
765

766 767
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
768

769
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
770
		struct dma_fence *fence;
771

772 773
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
774

775 776 777
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
778

779
		mutex_lock(&id_mgr->lock);
780 781
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
782
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
783
		mutex_unlock(&id_mgr->lock);
784
	}
785

786
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
806
	}
807
	return 0;
808 809 810 811 812 813 814 815 816 817
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
818 819
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
820
{
821 822
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
823

824
	atomic64_set(&id->owner, 0);
825 826 827 828 829 830
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
831 832
}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
853 854 855 856 857 858
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
859
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
879
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
880
 *
881
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
882 883 884 885 886 887 888 889 890
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
891 892 893
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
894
				  uint64_t flags)
A
Alex Deucher 已提交
895
{
896
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
897

898
	if (count < 3) {
899 900
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
901 902

	} else {
903
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
904 905 906 907
				      count, incr, flags);
	}
}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
923
				   uint64_t flags)
924
{
925
	uint64_t src = (params->src + (addr >> 12) * 8);
926

927 928 929 930

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
931 932
}

A
Alex Deucher 已提交
933
/**
934
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
935
 *
936
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
937 938 939
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
940
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
941
 */
942
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
943 944 945
{
	uint64_t result;

946 947
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
948

949 950
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
951

952
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
953 954 955 956

	return result;
}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;

	for (i = 0; i < count; i++) {
		amdgpu_gart_set_pte_pde(params->adev, (void *)pe,
					i, addr, flags);
		addr += incr;
	}

	/* Flush HDP */
	mb();
	amdgpu_gart_flush_gpu_tlb(params->adev, 0);
}

static int amdgpu_vm_bo_wait(struct amdgpu_device *adev, struct amdgpu_bo *bo)
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
	amdgpu_sync_resv(adev, &sync, bo->tbo.resv, AMDGPU_FENCE_OWNER_VM);
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1000
/*
1001
 * amdgpu_vm_update_level - update a single level in the hierarchy
1002 1003 1004
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1005
 * @parent: parent directory
1006
 *
1007
 * Makes sure all entries in @parent are up to date.
1008 1009
 * Returns 0 for success, error for failure.
 */
1010 1011 1012 1013
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1014
{
1015
	struct amdgpu_bo *shadow;
1016
	struct amdgpu_ring *ring;
1017
	uint64_t pd_addr, shadow_addr;
1018
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1019
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
1020
	unsigned count = 0, pt_idx, ndw;
1021
	struct amdgpu_job *job;
1022
	struct amdgpu_pte_update_params params;
1023
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1024

A
Alex Deucher 已提交
1025 1026
	int r;

1027 1028
	if (!parent->entries)
		return 0;
1029

1030 1031 1032
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1033

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	WARN_ON(vm->use_cpu_for_update && shadow);
	if (vm->use_cpu_for_update && !shadow) {
		r = amdgpu_bo_kmap(parent->bo, (void **)&pd_addr);
		if (r)
			return r;
		r = amdgpu_vm_bo_wait(adev, parent->bo);
		if (unlikely(r)) {
			amdgpu_bo_kunmap(parent->bo);
			return r;
		}
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1053

1054 1055
		/* padding, etc. */
		ndw = 64;
1056

1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1070 1071 1072
		if (r)
			return r;

1073 1074 1075
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1076

A
Alex Deucher 已提交
1077

1078 1079 1080
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1081 1082 1083 1084 1085
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1086
		if (bo->shadow) {
1087
			struct amdgpu_bo *pt_shadow = bo->shadow;
1088

1089 1090
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1091 1092 1093 1094
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1095
		pt = amdgpu_bo_gpu_offset(bo);
1096
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1097
		if (parent->entries[pt_idx].addr == pt)
1098 1099
			continue;

1100
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1101 1102 1103

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1104 1105
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1106 1107

			if (count) {
1108
				if (shadow)
1109 1110 1111 1112 1113 1114 1115 1116 1117
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1118 1119 1120 1121
			}

			count = 1;
			last_pde = pde;
1122
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1123 1124 1125 1126 1127 1128
			last_pt = pt;
		} else {
			++count;
		}
	}

1129
	if (count) {
1130
		if (vm->root.bo->shadow)
1131 1132
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1133

1134 1135
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1136
	}
A
Alex Deucher 已提交
1137

1138 1139 1140
	if (params.func == amdgpu_vm_cpu_set_ptes)
		amdgpu_bo_kunmap(parent->bo);
	else if (params.ib->length_dw == 0) {
1141
		amdgpu_job_free(job);
1142 1143 1144
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1145
				 AMDGPU_FENCE_OWNER_VM);
1146 1147 1148
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
1149

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1170

1171 1172 1173 1174
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1175 1176

	return 0;
C
Chunming Zhou 已提交
1177 1178

error_free:
1179
	amdgpu_job_free(job);
1180
	return r;
A
Alex Deucher 已提交
1181 1182
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1221 1222 1223 1224 1225 1226 1227
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

	return r;
1228 1229
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1245
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1256 1257 1258
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1259
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1260 1261 1262
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1263
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1264 1265
 * @flags: mapping flags
 *
1266
 * Update the page tables in the range @start - @end.
1267
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1268
 */
1269
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1270
				  uint64_t start, uint64_t end,
1271
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1272
{
1273 1274
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1275

1276
	uint64_t addr, pe_start;
1277
	struct amdgpu_bo *pt;
1278
	unsigned nptes;
A
Alex Deucher 已提交
1279 1280

	/* walk over the address space and update the page tables */
1281
	for (addr = start; addr < end; addr += nptes) {
1282
		pt = amdgpu_vm_get_pt(params, addr);
1283 1284
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1285
			return -EINVAL;
1286
		}
1287

1288 1289
		if (params->shadow) {
			if (!pt->shadow)
1290
				return 0;
1291
			pt = pt->shadow;
1292
		}
A
Alex Deucher 已提交
1293 1294 1295 1296

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1297
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1298

1299 1300
		pe_start = amdgpu_bo_gpu_offset(pt);
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1301

1302 1303
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1304 1305 1306 1307

		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1308
	return 0;
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1320
 * Returns 0 for success, -EINVAL for failure.
1321
 */
1322
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1323
				uint64_t start, uint64_t end,
1324
				uint64_t dst, uint64_t flags)
1325
{
1326 1327
	int r;

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1347 1348 1349
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1350 1351 1352 1353 1354

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1355
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1356 1357
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1358 1359 1360

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1361 1362 1363 1364
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1365 1366 1367 1368
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1369 1370 1371 1372
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1373 1374 1375 1376

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1377
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1378
	}
1379
	return r;
A
Alex Deucher 已提交
1380 1381 1382 1383 1384 1385
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1386
 * @exclusive: fence we need to sync to
1387 1388
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1389
 * @vm: requested vm
1390 1391 1392
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1393 1394 1395
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1396
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1397 1398 1399
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1400
				       struct dma_fence *exclusive,
1401 1402
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1403
				       struct amdgpu_vm *vm,
1404
				       uint64_t start, uint64_t last,
1405
				       uint64_t flags, uint64_t addr,
1406
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1407
{
1408
	struct amdgpu_ring *ring;
1409
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1410
	unsigned nptes, ncmds, ndw;
1411
	struct amdgpu_job *job;
1412
	struct amdgpu_pte_update_params params;
1413
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1414 1415
	int r;

1416 1417
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1418
	params.vm = vm;
1419 1420
	params.src = src;

1421
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1422

1423 1424 1425 1426
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1427
	nptes = last - start + 1;
A
Alex Deucher 已提交
1428 1429 1430 1431 1432

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1433
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1434 1435 1436 1437

	/* padding, etc. */
	ndw = 64;

1438
	if (src) {
A
Alex Deucher 已提交
1439 1440 1441
		/* only copy commands needed */
		ndw += ncmds * 7;

1442 1443
		params.func = amdgpu_vm_do_copy_ptes;

1444 1445 1446
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1447

1448
		/* and also PTEs */
A
Alex Deucher 已提交
1449 1450
		ndw += nptes * 2;

1451 1452
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1453 1454 1455 1456 1457 1458
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1459 1460

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1461 1462
	}

1463 1464
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1465
		return r;
1466

1467
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1468

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1483
		addr = 0;
1484 1485
	}

1486 1487 1488 1489
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1490
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1491 1492 1493
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1494

1495
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1496 1497 1498
	if (r)
		goto error_free;

1499
	params.shadow = true;
1500 1501 1502
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
1503
	params.shadow = false;
1504 1505 1506
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1507

1508 1509
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1510 1511
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1512 1513
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1514

1515
	amdgpu_bo_fence(vm->root.bo, f, true);
1516 1517
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1518
	return 0;
C
Chunming Zhou 已提交
1519 1520

error_free:
1521
	amdgpu_job_free(job);
1522
	return r;
A
Alex Deucher 已提交
1523 1524
}

1525 1526 1527 1528
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1529
 * @exclusive: fence we need to sync to
1530 1531
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1532 1533
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1534
 * @flags: HW flags for the mapping
1535
 * @nodes: array of drm_mm_nodes with the MC addresses
1536 1537 1538 1539 1540 1541 1542
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1543
				      struct dma_fence *exclusive,
1544
				      uint64_t gtt_flags,
1545
				      dma_addr_t *pages_addr,
1546 1547
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1548
				      uint64_t flags,
1549
				      struct drm_mm_node *nodes,
1550
				      struct dma_fence **fence)
1551
{
1552
	uint64_t pfn, src = 0, start = mapping->start;
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1563 1564 1565
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1566 1567 1568
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1569 1570 1571 1572 1573 1574
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1575 1576
	trace_amdgpu_vm_bo_update(mapping);

1577 1578 1579 1580 1581 1582
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1583
	}
1584

1585 1586 1587
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1588

1589 1590 1591 1592 1593 1594 1595 1596
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1597

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1610
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1611 1612
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1613 1614 1615 1616 1617
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1618 1619 1620 1621 1622
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1623
		start = last + 1;
1624

1625
	} while (unlikely(start != mapping->last + 1));
1626 1627 1628 1629

	return 0;
}

A
Alex Deucher 已提交
1630 1631 1632 1633 1634
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1635
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1636 1637 1638 1639 1640 1641
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1642
			bool clear)
A
Alex Deucher 已提交
1643 1644 1645
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1646
	dma_addr_t *pages_addr = NULL;
1647
	uint64_t gtt_flags, flags;
1648
	struct ttm_mem_reg *mem;
1649
	struct drm_mm_node *nodes;
1650
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1651 1652
	int r;

1653
	if (clear || !bo_va->bo) {
1654
		mem = NULL;
1655
		nodes = NULL;
1656 1657
		exclusive = NULL;
	} else {
1658 1659
		struct ttm_dma_tt *ttm;

1660
		mem = &bo_va->bo->tbo.mem;
1661 1662
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1663 1664 1665
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1666
		}
1667
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1668 1669
	}

1670 1671 1672 1673 1674 1675 1676 1677 1678
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1679

1680 1681 1682 1683 1684 1685
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1686 1687
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1688
					       mapping, flags, nodes,
1689
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1690 1691 1692 1693
		if (r)
			return r;
	}

1694 1695 1696 1697 1698 1699 1700 1701
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1702
	spin_lock(&vm->status_lock);
1703
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1704
	list_del_init(&bo_va->vm_status);
1705
	if (clear)
1706
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1707 1708 1709 1710 1711
	spin_unlock(&vm->status_lock);

	return 0;
}

1712 1713 1714 1715 1716 1717 1718 1719 1720
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1721
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1722 1723 1724 1725
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1726
/**
1727
 * amdgpu_vm_prt_get - add a PRT user
1728 1729 1730
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1731 1732 1733
	if (!adev->gart.gart_funcs->set_prt)
		return;

1734 1735 1736 1737
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1738 1739 1740 1741 1742
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1743
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1744 1745 1746
		amdgpu_vm_update_prt_state(adev);
}

1747
/**
1748
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1749 1750 1751 1752 1753
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1754
	amdgpu_vm_prt_put(cb->adev);
1755 1756 1757
	kfree(cb);
}

1758 1759 1760 1761 1762 1763
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1764
	struct amdgpu_prt_cb *cb;
1765

1766 1767 1768 1769
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1770 1771 1772 1773 1774
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1775
		amdgpu_vm_prt_put(adev);
1776 1777 1778 1779 1780 1781 1782 1783
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1799 1800 1801 1802
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1803

1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1814
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1815 1816 1817
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1818

1819 1820 1821 1822 1823 1824 1825 1826 1827
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1828
	}
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1840 1841
}

A
Alex Deucher 已提交
1842 1843 1844 1845 1846
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1847 1848
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1849 1850 1851 1852 1853 1854 1855
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1856 1857
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1858 1859
{
	struct amdgpu_bo_va_mapping *mapping;
1860
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1861 1862 1863 1864 1865 1866
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1867

1868 1869 1870
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1871
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1872
		if (r) {
1873
			dma_fence_put(f);
A
Alex Deucher 已提交
1874
			return r;
1875
		}
1876
	}
A
Alex Deucher 已提交
1877

1878 1879 1880 1881 1882
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1883
	}
1884

A
Alex Deucher 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1901
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1902
{
1903
	struct amdgpu_bo_va *bo_va = NULL;
1904
	int r = 0;
A
Alex Deucher 已提交
1905 1906 1907 1908 1909 1910

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1911

1912
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1913 1914 1915 1916 1917 1918 1919
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1920
	if (bo_va)
1921
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1922 1923

	return r;
A
Alex Deucher 已提交
1924 1925 1926 1927 1928 1929 1930 1931 1932
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1933
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1953 1954
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1955
	INIT_LIST_HEAD(&bo_va->vm_status);
1956

1957 1958
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1975
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1976 1977 1978 1979
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1980
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1981
{
1982
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1983 1984 1985
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1986 1987
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1988
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1989 1990
		return -EINVAL;

A
Alex Deucher 已提交
1991
	/* make sure object fit at this offset */
1992
	eaddr = saddr + size - 1;
1993 1994
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1995 1996 1997 1998 1999
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2000 2001
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2002 2003
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2004 2005
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2006
		return -EINVAL;
A
Alex Deucher 已提交
2007 2008 2009
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2010 2011
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2012 2013

	INIT_LIST_HEAD(&mapping->list);
2014 2015
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2016 2017 2018
	mapping->offset = offset;
	mapping->flags = flags;

2019
	list_add(&mapping->list, &bo_va->invalids);
2020
	amdgpu_vm_it_insert(mapping, &vm->va);
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2078 2079
	mapping->start = saddr;
	mapping->last = eaddr;
2080 2081 2082 2083
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2084
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2085

2086 2087 2088
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2102
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2103 2104 2105 2106 2107 2108 2109
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2110
	bool valid = true;
A
Alex Deucher 已提交
2111

2112
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2113

2114
	list_for_each_entry(mapping, &bo_va->valids, list) {
2115
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2116 2117 2118
			break;
	}

2119 2120 2121 2122
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2123
			if (mapping->start == saddr)
2124 2125 2126
				break;
		}

2127
		if (&mapping->list == &bo_va->invalids)
2128
			return -ENOENT;
A
Alex Deucher 已提交
2129
	}
2130

A
Alex Deucher 已提交
2131
	list_del(&mapping->list);
2132
	amdgpu_vm_it_remove(mapping, &vm->va);
2133
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2134

2135
	if (valid)
A
Alex Deucher 已提交
2136
		list_add(&mapping->list, &vm->freed);
2137
	else
2138 2139
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2140 2141 2142 2143

	return 0;
}

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2171
	INIT_LIST_HEAD(&before->list);
2172 2173 2174 2175 2176 2177

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2178
	INIT_LIST_HEAD(&after->list);
2179 2180

	/* Now gather all removed mappings */
2181 2182
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2183
		/* Remember mapping split at the start */
2184 2185 2186
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2187 2188 2189 2190 2191 2192
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2193 2194 2195
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2196
			after->offset = tmp->offset;
2197
			after->offset += after->start - tmp->start;
2198 2199 2200 2201 2202 2203
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2204 2205

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2206 2207 2208 2209
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2210
		amdgpu_vm_it_remove(tmp, &vm->va);
2211 2212
		list_del(&tmp->list);

2213 2214 2215 2216
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2217 2218 2219 2220 2221

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2222 2223
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2224
		amdgpu_vm_it_insert(before, &vm->va);
2225 2226 2227 2228 2229 2230 2231
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2232
	if (!list_empty(&after->list)) {
2233
		amdgpu_vm_it_insert(after, &vm->va);
2234 2235 2236 2237 2238 2239 2240 2241 2242
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2243 2244 2245 2246 2247 2248
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2249
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2265
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2266
		list_del(&mapping->list);
2267
		amdgpu_vm_it_remove(mapping, &vm->va);
2268
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2269 2270 2271 2272
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2273
		amdgpu_vm_it_remove(mapping, &vm->va);
2274 2275
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2276
	}
2277

2278
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2289
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2290 2291 2292 2293 2294 2295 2296
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2297 2298
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2299
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2300
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2301 2302 2303
	}
}

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2342 2343 2344 2345 2346
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2347
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2348
 *
2349
 * Init @vm fields.
A
Alex Deucher 已提交
2350
 */
2351 2352
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2353 2354
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2355
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2356 2357
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2358
	struct amd_sched_rq *rq;
2359
	int r, i;
2360
	u64 flags;
A
Alex Deucher 已提交
2361 2362

	vm->va = RB_ROOT;
2363
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2364 2365
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2366 2367
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2368
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2369
	INIT_LIST_HEAD(&vm->freed);
2370

2371
	/* create scheduler entity for page table updates */
2372 2373 2374 2375

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2376 2377 2378 2379
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2380
		return r;
2381

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2392
	vm->last_dir_update = NULL;
2393

2394 2395 2396 2397 2398 2399 2400 2401
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2402
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2403
			     AMDGPU_GEM_DOMAIN_VRAM,
2404
			     flags,
2405
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2406
	if (r)
2407 2408
		goto error_free_sched_entity;

2409
	r = amdgpu_bo_reserve(vm->root.bo, false);
2410
	if (r)
2411
		goto error_free_root;
2412

2413
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2414
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2415 2416

	return 0;
2417

2418 2419 2420 2421
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2422 2423 2424 2425 2426

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2427 2428
}

2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2452 2453 2454 2455 2456 2457
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2458
 * Tear down @vm.
A
Alex Deucher 已提交
2459 2460 2461 2462 2463
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2464
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2465
	int i;
A
Alex Deucher 已提交
2466

2467
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2468

A
Alex Deucher 已提交
2469 2470 2471
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2472
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2473
		list_del(&mapping->list);
2474
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2475 2476 2477
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2478
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2479
			amdgpu_vm_prt_fini(adev, vm);
2480
			prt_fini_needed = false;
2481
		}
2482

A
Alex Deucher 已提交
2483
		list_del(&mapping->list);
2484
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2485 2486
	}

2487
	amdgpu_vm_free_levels(&vm->root);
2488
	dma_fence_put(vm->last_dir_update);
2489 2490
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2491
}
2492

2493 2494 2495 2496 2497 2498 2499 2500 2501
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2502 2503 2504 2505 2506
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2507

2508 2509
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2510
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2511

2512 2513 2514 2515 2516 2517
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2518
	}
2519

2520 2521
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2522 2523 2524
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2525
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2526
	atomic64_set(&adev->vm_manager.client_counter, 0);
2527
	spin_lock_init(&adev->vm_manager.prt_lock);
2528
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2546 2547
}

2548 2549 2550 2551 2552 2553 2554 2555 2556
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2557
	unsigned i, j;
2558

2559 2560 2561
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2562

2563 2564 2565 2566 2567 2568 2569 2570
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2571
	}
2572
}
C
Chunming Zhou 已提交
2573 2574 2575 2576

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2577 2578 2579
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2580 2581 2582

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2583 2584 2585 2586 2587 2588
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2589
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2590
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2591 2592 2593 2594 2595 2596 2597
		break;
	default:
		return -EINVAL;
	}

	return 0;
}