amdgpu_vm.c 64.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
103 104
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
105 106
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
107
		return AMDGPU_VM_PTE_COUNT(adev);
108 109
	else
		/* Everything in between */
110
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
111 112 113
}

/**
114
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
115 116 117
 *
 * @adev: amdgpu_device pointer
 *
118
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
119
 */
120
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
121
{
122
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
123 124 125
}

/**
126
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
127 128
 *
 * @vm: vm providing the BOs
129
 * @validated: head of validation list
130
 * @entry: entry to add
A
Alex Deucher 已提交
131 132
 *
 * Add the page directory to the list of BOs to
133
 * validate for command submission.
A
Alex Deucher 已提交
134
 */
135 136 137
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
138
{
139
	entry->robj = vm->root.bo;
140
	entry->priority = 0;
141
	entry->tv.bo = &entry->robj->tbo;
142
	entry->tv.shared = true;
143
	entry->user_pages = NULL;
144 145
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
146

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

188
/**
189
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
190
 *
191
 * @adev: amdgpu device pointer
192
 * @vm: vm providing the BOs
193 194
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
195
 *
196
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
197
 */
198 199 200
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
201
{
202
	uint64_t num_evictions;
A
Alex Deucher 已提交
203

204 205 206 207 208
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
209
		return 0;
210

211
	return amdgpu_vm_validate_level(&vm->root, validate, param);
212 213 214
}

/**
215
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
216 217 218 219 220 221
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
222
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
223 224 225
{
	unsigned i;

226 227
	if (!parent->entries)
		return;
228

229 230 231 232
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
233 234
			continue;

235 236
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
237
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
255
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
256 257
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
275
		adev->vm_manager.block_size;
276 277 278 279 280 281 282 283 284 285 286 287 288
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

289 290 291 292 293
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
294 295 296 297 298

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
299 300
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
331 332 333 334 335
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
336 337 338 339 340 341 342 343
			if (r)
				return r;
		}
	}

	return 0;
}

344 345 346 347 348 349 350 351 352 353 354 355 356 357
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
358
	uint64_t last_pfn;
359 360 361 362 363 364 365 366 367
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
368
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
369 370 371 372 373 374 375
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

376
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
377 378
}

379 380 381 382 383 384 385 386 387 388
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
389 390
{
	return id->current_gpu_reset_count !=
391
		atomic_read(&adev->gpu_reset_counter);
392 393
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
	bool needs_flush = false;

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
459 460 461 462
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
463 464
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
465
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
466
 *
467
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
468
 */
469
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
470
		      struct amdgpu_sync *sync, struct dma_fence *fence,
471
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
472 473
{
	struct amdgpu_device *adev = ring->adev;
474
	unsigned vmhub = ring->funcs->vmhub;
475
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
476
	uint64_t fence_context = adev->fence_context + ring->idx;
477
	struct dma_fence *updates = sync->last_vm_update;
478
	struct amdgpu_vm_id *id, *idle;
479
	struct dma_fence **fences;
480 481 482
	unsigned i;
	int r = 0;

483 484 485 486 487 488
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
489
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
490 491
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
492
		return -ENOMEM;
493
	}
494
	/* Check if we have an idle VMID */
495
	i = 0;
496
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
497 498
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
499
			break;
500
		++i;
501 502
	}

503
	/* If we can't find a idle VMID to use, wait till one becomes available */
504
	if (&idle->list == &id_mgr->ids_lru) {
505 506
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
507
		struct dma_fence_array *array;
508 509 510
		unsigned j;

		for (j = 0; j < i; ++j)
511
			dma_fence_get(fences[j]);
512

513
		array = dma_fence_array_create(i, fences, fence_context,
514 515 516
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
517
				dma_fence_put(fences[j]);
518 519 520 521 522 523 524
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
525
		dma_fence_put(&array->base);
526 527 528
		if (r)
			goto error;

529
		mutex_unlock(&id_mgr->lock);
530 531 532 533 534
		return 0;

	}
	kfree(fences);

535
	job->vm_needs_flush = false;
536
	/* Check if we can use a VMID already assigned to this VM */
537
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
538
		struct dma_fence *flushed;
539
		bool needs_flush = false;
540 541

		/* Check all the prerequisites to using this VMID */
542
		if (amdgpu_vm_had_gpu_reset(adev, id))
543
			continue;
544 545 546 547

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

548
		if (job->vm_pd_addr != id->pd_gpu_addr)
549 550
			continue;

551 552 553 554
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
555 556

		flushed  = id->flushed_updates;
557 558 559 560 561
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
562 563
			continue;

564 565 566
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
567 568 569
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
570

571 572 573 574
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
575

576 577 578 579
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
580

581
	};
582

583 584
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
585

586 587
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
588 589
	if (r)
		goto error;
590

591
	id->pd_gpu_addr = job->vm_pd_addr;
592 593
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
594
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
595

596 597 598 599 600 601 602 603
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

604
	job->vm_id = id - id_mgr->ids;
605
	trace_amdgpu_vm_grab_id(vm, ring, job);
606 607

error:
608
	mutex_unlock(&id_mgr->lock);
609
	return r;
A
Alex Deucher 已提交
610 611
}

612 613 614 615 616 617 618 619 620 621 622
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
623
		atomic_dec(&id_mgr->reserved_vmid_num);
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
640 641 642 643 644 645 646
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
647 648 649 650 651 652 653 654 655 656 657 658
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
{
	const struct amdgpu_ip_block *ip_block;
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;

	has_compute_vm_bug = false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}

	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
		else
			ring->has_compute_vm_bug = false;
	}
}

694 695 696 697 698 699 700 701
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
702
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
703 704 705 706 707 708 709 710 711 712 713 714 715 716

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);

	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
717 718

	return vm_flush_needed || gds_switch_needed;
719 720
}

721 722 723 724 725
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
}

A
Alex Deucher 已提交
726 727 728 729
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
730
 * @vm_id: vmid number to use
731
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
732
 *
733
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
734
 */
735
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
736
{
737
	struct amdgpu_device *adev = ring->adev;
738 739 740
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
741
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
742 743 744 745 746 747
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
748
	bool vm_flush_needed = job->vm_needs_flush;
749
	unsigned patch_offset = 0;
750
	int r;
751

752 753 754 755
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
756

757 758
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
759

760 761
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
762

763
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
764
		struct dma_fence *fence;
765

766 767
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
768

769 770 771
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
772

773
		mutex_lock(&id_mgr->lock);
774 775
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
776
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
777
		mutex_unlock(&id_mgr->lock);
778
	}
779

780
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
800
	}
801
	return 0;
802 803 804 805 806 807 808 809 810 811
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
812 813
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
814
{
815 816
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
817

818
	atomic64_set(&id->owner, 0);
819 820 821 822 823 824
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
825 826
}

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
847 848 849 850 851 852
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
853
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
873
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
874
 *
875
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
876 877 878 879 880 881 882 883 884
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
885 886 887
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
888
				  uint64_t flags)
A
Alex Deucher 已提交
889
{
890
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
891

892
	if (count < 3) {
893 894
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
895 896

	} else {
897
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
898 899 900 901
				      count, incr, flags);
	}
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
917
				   uint64_t flags)
918
{
919
	uint64_t src = (params->src + (addr >> 12) * 8);
920

921 922 923 924

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
925 926
}

A
Alex Deucher 已提交
927
/**
928
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
929
 *
930
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
931 932 933
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
934
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
935
 */
936
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
937 938 939
{
	uint64_t result;

940 941
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
942

943 944
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
945

946
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
947 948 949 950

	return result;
}

951
/*
952
 * amdgpu_vm_update_level - update a single level in the hierarchy
953 954 955
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
956
 * @parent: parent directory
957
 *
958
 * Makes sure all entries in @parent are up to date.
959 960
 * Returns 0 for success, error for failure.
 */
961 962 963 964
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
965
{
966
	struct amdgpu_bo *shadow;
967
	struct amdgpu_ring *ring;
968
	uint64_t pd_addr, shadow_addr;
969
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
970
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
971
	unsigned count = 0, pt_idx, ndw;
972
	struct amdgpu_job *job;
973
	struct amdgpu_pte_update_params params;
974
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
975

A
Alex Deucher 已提交
976 977
	int r;

978 979
	if (!parent->entries)
		return 0;
980 981
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
982 983 984 985
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
986
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
987

988 989 990
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
991 992 993 994 995 996 997 998 999 1000
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

1001 1002
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1003
		return r;
1004

1005 1006
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1007
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
1008

1009 1010 1011
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1012 1013 1014 1015 1016
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1017
		if (bo->shadow) {
1018
			struct amdgpu_bo *pt_shadow = bo->shadow;
1019

1020 1021
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1022 1023 1024 1025
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1026
		pt = amdgpu_bo_gpu_offset(bo);
1027
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1028
		if (parent->entries[pt_idx].addr == pt)
1029 1030
			continue;

1031
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1032 1033 1034

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1035 1036
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1037 1038

			if (count) {
1039 1040 1041
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
1042
							      last_pt, count,
1043 1044 1045
							      incr,
							      AMDGPU_PTE_VALID);

1046
				amdgpu_vm_do_set_ptes(&params, last_pde,
1047
						      last_pt, count, incr,
1048
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1049 1050 1051 1052
			}

			count = 1;
			last_pde = pde;
1053
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1054 1055 1056 1057 1058 1059
			last_pt = pt;
		} else {
			++count;
		}
	}

1060
	if (count) {
1061
		if (vm->root.bo->shadow)
1062
			amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
1063 1064
					      count, incr, AMDGPU_PTE_VALID);

1065
		amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
1066
				      count, incr, AMDGPU_PTE_VALID);
1067
	}
A
Alex Deucher 已提交
1068

1069 1070
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
1071 1072 1073
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1074
				 AMDGPU_FENCE_OWNER_VM);
1075 1076 1077
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
1078

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1099

1100 1101 1102 1103
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1104 1105

	return 0;
C
Chunming Zhou 已提交
1106 1107

error_free:
1108
	amdgpu_job_free(job);
1109
	return r;
A
Alex Deucher 已提交
1110 1111
}

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1150 1151 1152 1153 1154 1155 1156
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

	return r;
1157 1158
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1174
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1185 1186 1187
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1188
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1189 1190 1191
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1192
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1193 1194
 * @flags: mapping flags
 *
1195
 * Update the page tables in the range @start - @end.
1196
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1197
 */
1198
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1199
				  uint64_t start, uint64_t end,
1200
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1201
{
1202 1203
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1204

1205
	uint64_t addr, pe_start;
1206
	struct amdgpu_bo *pt;
1207
	unsigned nptes;
A
Alex Deucher 已提交
1208 1209

	/* walk over the address space and update the page tables */
1210
	for (addr = start; addr < end; addr += nptes) {
1211
		pt = amdgpu_vm_get_pt(params, addr);
1212 1213
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1214
			return -EINVAL;
1215
		}
1216

1217 1218
		if (params->shadow) {
			if (!pt->shadow)
1219
				return 0;
1220
			pt = pt->shadow;
1221
		}
A
Alex Deucher 已提交
1222 1223 1224 1225

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1226
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1227

1228 1229
		pe_start = amdgpu_bo_gpu_offset(pt);
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1230

1231 1232
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1233 1234 1235 1236

		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1237
	return 0;
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1249
 * Returns 0 for success, -EINVAL for failure.
1250
 */
1251
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1252
				uint64_t start, uint64_t end,
1253
				uint64_t dst, uint64_t flags)
1254
{
1255 1256
	int r;

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1276 1277 1278
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1279 1280 1281 1282 1283

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1284
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1285 1286
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1287 1288 1289

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1290 1291 1292 1293
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1294 1295 1296 1297
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1298 1299 1300 1301
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1302 1303 1304 1305

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1306
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1307
	}
1308
	return r;
A
Alex Deucher 已提交
1309 1310 1311 1312 1313 1314
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1315
 * @exclusive: fence we need to sync to
1316 1317
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1318
 * @vm: requested vm
1319 1320 1321
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1322 1323 1324
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1325
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1326 1327 1328
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1329
				       struct dma_fence *exclusive,
1330 1331
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1332
				       struct amdgpu_vm *vm,
1333
				       uint64_t start, uint64_t last,
1334
				       uint64_t flags, uint64_t addr,
1335
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1336
{
1337
	struct amdgpu_ring *ring;
1338
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1339
	unsigned nptes, ncmds, ndw;
1340
	struct amdgpu_job *job;
1341
	struct amdgpu_pte_update_params params;
1342
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1343 1344
	int r;

1345 1346
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1347
	params.vm = vm;
1348 1349
	params.src = src;

1350
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1351

1352 1353 1354 1355
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1356
	nptes = last - start + 1;
A
Alex Deucher 已提交
1357 1358 1359 1360 1361

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1362
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1363 1364 1365 1366

	/* padding, etc. */
	ndw = 64;

1367
	if (src) {
A
Alex Deucher 已提交
1368 1369 1370
		/* only copy commands needed */
		ndw += ncmds * 7;

1371 1372
		params.func = amdgpu_vm_do_copy_ptes;

1373 1374 1375
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1376

1377
		/* and also PTEs */
A
Alex Deucher 已提交
1378 1379
		ndw += nptes * 2;

1380 1381
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1382 1383 1384 1385 1386 1387
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1388 1389

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1390 1391
	}

1392 1393
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1394
		return r;
1395

1396
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1397

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1412
		addr = 0;
1413 1414
	}

1415 1416 1417 1418
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1419
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1420 1421 1422
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1423

1424
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1425 1426 1427
	if (r)
		goto error_free;

1428
	params.shadow = true;
1429 1430 1431
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
1432
	params.shadow = false;
1433 1434 1435
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1436

1437 1438
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1439 1440
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1441 1442
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1443

1444
	amdgpu_bo_fence(vm->root.bo, f, true);
1445 1446
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1447
	return 0;
C
Chunming Zhou 已提交
1448 1449

error_free:
1450
	amdgpu_job_free(job);
1451
	return r;
A
Alex Deucher 已提交
1452 1453
}

1454 1455 1456 1457
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1458
 * @exclusive: fence we need to sync to
1459 1460
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1461 1462
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1463
 * @flags: HW flags for the mapping
1464
 * @nodes: array of drm_mm_nodes with the MC addresses
1465 1466 1467 1468 1469 1470 1471
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1472
				      struct dma_fence *exclusive,
1473
				      uint64_t gtt_flags,
1474
				      dma_addr_t *pages_addr,
1475 1476
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1477
				      uint64_t flags,
1478
				      struct drm_mm_node *nodes,
1479
				      struct dma_fence **fence)
1480
{
1481
	uint64_t pfn, src = 0, start = mapping->start;
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1492 1493 1494
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1495 1496 1497
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1498 1499 1500 1501 1502 1503
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1504 1505
	trace_amdgpu_vm_bo_update(mapping);

1506 1507 1508 1509 1510 1511
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1512
	}
1513

1514 1515 1516
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1517

1518 1519 1520 1521 1522 1523 1524 1525
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1526

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1539
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1540 1541
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1542 1543 1544 1545 1546
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1547 1548 1549 1550 1551
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1552
		start = last + 1;
1553

1554
	} while (unlikely(start != mapping->last + 1));
1555 1556 1557 1558

	return 0;
}

A
Alex Deucher 已提交
1559 1560 1561 1562 1563
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1564
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1565 1566 1567 1568 1569 1570
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1571
			bool clear)
A
Alex Deucher 已提交
1572 1573 1574
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1575
	dma_addr_t *pages_addr = NULL;
1576
	uint64_t gtt_flags, flags;
1577
	struct ttm_mem_reg *mem;
1578
	struct drm_mm_node *nodes;
1579
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1580 1581
	int r;

1582
	if (clear || !bo_va->bo) {
1583
		mem = NULL;
1584
		nodes = NULL;
1585 1586
		exclusive = NULL;
	} else {
1587 1588
		struct ttm_dma_tt *ttm;

1589
		mem = &bo_va->bo->tbo.mem;
1590 1591
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1592 1593 1594
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1595
		}
1596
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1597 1598
	}

1599 1600 1601 1602 1603 1604 1605 1606 1607
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1608

1609 1610 1611 1612 1613 1614
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1615 1616
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1617
					       mapping, flags, nodes,
1618
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1619 1620 1621 1622
		if (r)
			return r;
	}

1623 1624 1625 1626 1627 1628 1629 1630
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1631
	spin_lock(&vm->status_lock);
1632
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1633
	list_del_init(&bo_va->vm_status);
1634
	if (clear)
1635
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1636 1637 1638 1639 1640
	spin_unlock(&vm->status_lock);

	return 0;
}

1641 1642 1643 1644 1645 1646 1647 1648 1649
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1650
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1651 1652 1653 1654
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1655
/**
1656
 * amdgpu_vm_prt_get - add a PRT user
1657 1658 1659
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1660 1661 1662
	if (!adev->gart.gart_funcs->set_prt)
		return;

1663 1664 1665 1666
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1667 1668 1669 1670 1671
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1672
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1673 1674 1675
		amdgpu_vm_update_prt_state(adev);
}

1676
/**
1677
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1678 1679 1680 1681 1682
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1683
	amdgpu_vm_prt_put(cb->adev);
1684 1685 1686
	kfree(cb);
}

1687 1688 1689 1690 1691 1692
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1693
	struct amdgpu_prt_cb *cb;
1694

1695 1696 1697 1698
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1699 1700 1701 1702 1703
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1704
		amdgpu_vm_prt_put(adev);
1705 1706 1707 1708 1709 1710 1711 1712
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1728 1729 1730 1731
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1732

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1743
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1744 1745 1746
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1747

1748 1749 1750 1751 1752 1753 1754 1755 1756
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1757
	}
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1769 1770
}

A
Alex Deucher 已提交
1771 1772 1773 1774 1775
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1776 1777
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1778 1779 1780 1781 1782 1783 1784
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1785 1786
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1787 1788
{
	struct amdgpu_bo_va_mapping *mapping;
1789
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1790 1791 1792 1793 1794 1795
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1796

1797 1798 1799
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1800
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1801
		if (r) {
1802
			dma_fence_put(f);
A
Alex Deucher 已提交
1803
			return r;
1804
		}
1805
	}
A
Alex Deucher 已提交
1806

1807 1808 1809 1810 1811
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1812
	}
1813

A
Alex Deucher 已提交
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1830
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1831
{
1832
	struct amdgpu_bo_va *bo_va = NULL;
1833
	int r = 0;
A
Alex Deucher 已提交
1834 1835 1836 1837 1838 1839

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1840

1841
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1842 1843 1844 1845 1846 1847 1848
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1849
	if (bo_va)
1850
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1851 1852

	return r;
A
Alex Deucher 已提交
1853 1854 1855 1856 1857 1858 1859 1860 1861
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1862
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1882 1883
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1884
	INIT_LIST_HEAD(&bo_va->vm_status);
1885

1886 1887
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1904
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1905 1906 1907 1908
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1909
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1910
{
1911
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1912 1913 1914
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1915 1916
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1917
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1918 1919
		return -EINVAL;

A
Alex Deucher 已提交
1920
	/* make sure object fit at this offset */
1921
	eaddr = saddr + size - 1;
1922 1923
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1924 1925 1926 1927 1928
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1929 1930
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1931 1932
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1933 1934
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
1935
		return -EINVAL;
A
Alex Deucher 已提交
1936 1937 1938
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1939 1940
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1941 1942

	INIT_LIST_HEAD(&mapping->list);
1943 1944
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1945 1946 1947
	mapping->offset = offset;
	mapping->flags = flags;

1948
	list_add(&mapping->list, &bo_va->invalids);
1949
	amdgpu_vm_it_insert(mapping, &vm->va);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2007 2008
	mapping->start = saddr;
	mapping->last = eaddr;
2009 2010 2011 2012
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2013
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2014

2015 2016 2017
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2031
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2032 2033 2034 2035 2036 2037 2038
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2039
	bool valid = true;
A
Alex Deucher 已提交
2040

2041
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2042

2043
	list_for_each_entry(mapping, &bo_va->valids, list) {
2044
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2045 2046 2047
			break;
	}

2048 2049 2050 2051
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2052
			if (mapping->start == saddr)
2053 2054 2055
				break;
		}

2056
		if (&mapping->list == &bo_va->invalids)
2057
			return -ENOENT;
A
Alex Deucher 已提交
2058
	}
2059

A
Alex Deucher 已提交
2060
	list_del(&mapping->list);
2061
	amdgpu_vm_it_remove(mapping, &vm->va);
2062
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2063

2064
	if (valid)
A
Alex Deucher 已提交
2065
		list_add(&mapping->list, &vm->freed);
2066
	else
2067 2068
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2069 2070 2071 2072

	return 0;
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2100
	INIT_LIST_HEAD(&before->list);
2101 2102 2103 2104 2105 2106

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2107
	INIT_LIST_HEAD(&after->list);
2108 2109

	/* Now gather all removed mappings */
2110 2111
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2112
		/* Remember mapping split at the start */
2113 2114 2115
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2116 2117 2118 2119 2120 2121
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2122 2123 2124
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2125
			after->offset = tmp->offset;
2126
			after->offset += after->start - tmp->start;
2127 2128 2129 2130 2131 2132
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2133 2134

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2135 2136 2137 2138
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2139
		amdgpu_vm_it_remove(tmp, &vm->va);
2140 2141
		list_del(&tmp->list);

2142 2143 2144 2145
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2146 2147 2148 2149 2150

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2151 2152
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2153
		amdgpu_vm_it_insert(before, &vm->va);
2154 2155 2156 2157 2158 2159 2160
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2161
	if (!list_empty(&after->list)) {
2162
		amdgpu_vm_it_insert(after, &vm->va);
2163 2164 2165 2166 2167 2168 2169 2170 2171
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2172 2173 2174 2175 2176 2177
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2178
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2194
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2195
		list_del(&mapping->list);
2196
		amdgpu_vm_it_remove(mapping, &vm->va);
2197
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2198 2199 2200 2201
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2202
		amdgpu_vm_it_remove(mapping, &vm->va);
2203 2204
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2205
	}
2206

2207
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2218
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2219 2220 2221 2222 2223 2224 2225
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2226 2227
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2228
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2229
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2230 2231 2232
	}
}

2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2271 2272 2273 2274 2275
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2276
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2277
 *
2278
 * Init @vm fields.
A
Alex Deucher 已提交
2279
 */
2280 2281
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2282 2283
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2284
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2285 2286
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2287
	struct amd_sched_rq *rq;
2288
	int r, i;
A
Alex Deucher 已提交
2289 2290

	vm->va = RB_ROOT;
2291
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2292 2293
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2294 2295
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2296
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2297
	INIT_LIST_HEAD(&vm->freed);
2298

2299
	/* create scheduler entity for page table updates */
2300 2301 2302 2303

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2304 2305 2306 2307
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2308
		return r;
2309

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2320
	vm->last_dir_update = NULL;
2321

2322
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2323
			     AMDGPU_GEM_DOMAIN_VRAM,
2324
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2325
			     AMDGPU_GEM_CREATE_SHADOW |
2326 2327
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2328
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2329
	if (r)
2330 2331
		goto error_free_sched_entity;

2332
	r = amdgpu_bo_reserve(vm->root.bo, false);
2333
	if (r)
2334
		goto error_free_root;
2335

2336
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2337
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2338 2339

	return 0;
2340

2341 2342 2343 2344
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2345 2346 2347 2348 2349

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2350 2351
}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2375 2376 2377 2378 2379 2380
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2381
 * Tear down @vm.
A
Alex Deucher 已提交
2382 2383 2384 2385 2386
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2387
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2388
	int i;
A
Alex Deucher 已提交
2389

2390
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2391

A
Alex Deucher 已提交
2392 2393 2394
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2395
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2396
		list_del(&mapping->list);
2397
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2398 2399 2400
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2401
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2402
			amdgpu_vm_prt_fini(adev, vm);
2403
			prt_fini_needed = false;
2404
		}
2405

A
Alex Deucher 已提交
2406
		list_del(&mapping->list);
2407
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2408 2409
	}

2410
	amdgpu_vm_free_levels(&vm->root);
2411
	dma_fence_put(vm->last_dir_update);
2412 2413
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2414
}
2415

2416 2417 2418 2419 2420 2421 2422 2423 2424
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2425 2426 2427 2428 2429
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2430

2431 2432
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2433
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2434

2435 2436 2437 2438 2439 2440
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2441
	}
2442

2443 2444
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2445 2446 2447
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2448
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2449
	atomic64_set(&adev->vm_manager.client_counter, 0);
2450
	spin_lock_init(&adev->vm_manager.prt_lock);
2451
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2469 2470
}

2471 2472 2473 2474 2475 2476 2477 2478 2479
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2480
	unsigned i, j;
2481

2482 2483 2484
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2485

2486 2487 2488 2489 2490 2491 2492 2493
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2494
	}
2495
}
C
Chunming Zhou 已提交
2496 2497 2498 2499

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2500 2501 2502
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2503 2504 2505

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2506 2507 2508 2509 2510 2511
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2512
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2513
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2514 2515 2516 2517 2518 2519 2520
		break;
	default:
		return -EINVAL;
	}

	return 0;
}