amdgpu_vm.c 70.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81 82 83 84 85
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
86 87
};

88 89 90 91 92 93
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
94
/**
95
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
96 97 98
 *
 * @adev: amdgpu_device pointer
 *
99
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
100
 */
101 102
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
103
{
104 105 106
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
107 108
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
109 110
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
111
		return AMDGPU_VM_PTE_COUNT(adev);
112 113
	else
		/* Everything in between */
114
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
115 116 117
}

/**
118
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
119 120 121
 *
 * @adev: amdgpu_device pointer
 *
122
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
123
 */
124
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
125
{
126
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
127 128 129
}

/**
130
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
131 132
 *
 * @vm: vm providing the BOs
133
 * @validated: head of validation list
134
 * @entry: entry to add
A
Alex Deucher 已提交
135 136
 *
 * Add the page directory to the list of BOs to
137
 * validate for command submission.
A
Alex Deucher 已提交
138
 */
139 140 141
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
142
{
143
	entry->robj = vm->root.base.bo;
144
	entry->priority = 0;
145
	entry->tv.bo = &entry->robj->tbo;
146
	entry->tv.shared = true;
147
	entry->user_pages = NULL;
148 149
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
150

151
/**
152
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
153
 *
154
 * @adev: amdgpu device pointer
155
 * @vm: vm providing the BOs
156 157
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
158
 *
159
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
160
 */
161 162 163
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
164
{
165 166
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	int r;
A
Alex Deucher 已提交
167

168 169 170 171
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
172

173 174 175 176
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
177

178 179 180 181 182 183
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
184

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}

		if (vm->use_cpu_for_update) {
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}

		spin_lock(&vm->status_lock);
		list_del_init(&bo_base->vm_status);
	}
	spin_unlock(&vm->status_lock);
202 203 204 205 206 207 208 209 210 211 212

	return 0;
}

/**
 * amdgpu_vm_ready - check VM is ready for updates
 *
 * @vm: VM to check
 *
 * Check if all VM PDs/PTs are ready for updates
 */
213
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
214
{
215 216 217 218 219
	bool ready;

	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
220

221
	return ready;
222 223
}

224
/**
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
241
		adev->vm_manager.block_size;
242 243
	unsigned pt_idx, from, to;
	int r;
244
	u64 flags;
Y
Yong Zhao 已提交
245
	uint64_t init_value = 0;
246 247 248 249

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
250 251 252
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
253 254 255 256 257
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

258 259 260 261 262
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
263 264 265 266 267

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
268 269
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
270

271 272 273 274 275 276 277 278
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
279 280 281 282 283 284
	if (vm->pte_support_ats) {
		init_value = AMDGPU_PTE_SYSTEM;
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
	}

285 286
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
287
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
288 289 290
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

291
		if (!entry->base.bo) {
292 293 294 295
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
296
					     flags,
Y
Yong Zhao 已提交
297
					     NULL, resv, init_value, &pt);
298 299 300
			if (r)
				return r;

301 302 303 304 305 306 307 308
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

309 310 311
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
312
			pt->parent = amdgpu_bo_ref(vm->root.base.bo);
313

314 315 316 317
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
			INIT_LIST_HEAD(&entry->base.vm_status);
318 319 320 321
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
322 323 324 325 326
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
327 328 329 330 331 332 333 334
			if (r)
				return r;
		}
	}

	return 0;
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
349
	uint64_t last_pfn;
350 351 352 353 354 355 356 357 358
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
359
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
360 361 362 363 364 365 366
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

367
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
368 369
}

370 371 372 373 374 375 376 377 378 379
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
380 381
{
	return id->current_gpu_reset_count !=
382
		atomic_read(&adev->gpu_reset_counter);
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
405
	bool needs_flush = vm->use_cpu_for_update;
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
450 451 452 453
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
454 455
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
456
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
457
 *
458
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
459
 */
460
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
461
		      struct amdgpu_sync *sync, struct dma_fence *fence,
462
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
463 464
{
	struct amdgpu_device *adev = ring->adev;
465
	unsigned vmhub = ring->funcs->vmhub;
466
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
467
	uint64_t fence_context = adev->fence_context + ring->idx;
468
	struct dma_fence *updates = sync->last_vm_update;
469
	struct amdgpu_vm_id *id, *idle;
470
	struct dma_fence **fences;
471 472 473
	unsigned i;
	int r = 0;

474 475 476 477 478 479
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
480
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
481 482
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
483
		return -ENOMEM;
484
	}
485
	/* Check if we have an idle VMID */
486
	i = 0;
487
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
488 489
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
490
			break;
491
		++i;
492 493
	}

494
	/* If we can't find a idle VMID to use, wait till one becomes available */
495
	if (&idle->list == &id_mgr->ids_lru) {
496 497
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
498
		struct dma_fence_array *array;
499 500 501
		unsigned j;

		for (j = 0; j < i; ++j)
502
			dma_fence_get(fences[j]);
503

504
		array = dma_fence_array_create(i, fences, fence_context,
505 506 507
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
508
				dma_fence_put(fences[j]);
509 510 511 512 513 514 515
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
516
		dma_fence_put(&array->base);
517 518 519
		if (r)
			goto error;

520
		mutex_unlock(&id_mgr->lock);
521 522 523 524 525
		return 0;

	}
	kfree(fences);

526
	job->vm_needs_flush = vm->use_cpu_for_update;
527
	/* Check if we can use a VMID already assigned to this VM */
528
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
529
		struct dma_fence *flushed;
530
		bool needs_flush = vm->use_cpu_for_update;
531 532

		/* Check all the prerequisites to using this VMID */
533
		if (amdgpu_vm_had_gpu_reset(adev, id))
534
			continue;
535 536 537 538

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

539
		if (job->vm_pd_addr != id->pd_gpu_addr)
540 541
			continue;

542 543 544 545
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
546 547

		flushed  = id->flushed_updates;
548 549 550 551 552
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
553 554
			continue;

555 556 557
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
558 559 560
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
561

562 563 564 565
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
566

567 568 569 570
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
571

572
	};
573

574 575
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
576

577 578
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
579 580
	if (r)
		goto error;
581

582
	id->pd_gpu_addr = job->vm_pd_addr;
583 584
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
585
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
586

587 588 589 590 591 592 593 594
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

595
	job->vm_id = id - id_mgr->ids;
596
	trace_amdgpu_vm_grab_id(vm, ring, job);
597 598

error:
599
	mutex_unlock(&id_mgr->lock);
600
	return r;
A
Alex Deucher 已提交
601 602
}

603 604 605 606 607 608 609 610 611 612 613
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
614
		atomic_dec(&id_mgr->reserved_vmid_num);
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
631 632 633 634 635 636 637
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
638 639 640 641 642 643 644 645 646 647 648 649
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

650 651 652 653 654 655
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
656
{
657
	const struct amdgpu_ip_block *ip_block;
658 659 660
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
661

662
	has_compute_vm_bug = false;
663 664

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
665 666 667 668 669 670 671 672 673
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
674

675 676 677 678 679
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
680
		else
681
			ring->has_compute_vm_bug = false;
682 683 684
	}
}

685 686
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
687
{
688 689 690 691 692
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
693
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
694 695 696 697 698 699 700 701 702 703 704

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
705

706 707
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
708

709
	return vm_flush_needed || gds_switch_needed;
710 711
}

712 713 714
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
715 716
}

A
Alex Deucher 已提交
717 718 719 720
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
721
 * @vm_id: vmid number to use
722
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
723
 *
724
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
725
 */
M
Monk Liu 已提交
726
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
727
{
728
	struct amdgpu_device *adev = ring->adev;
729 730 731
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
732
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
733 734 735 736 737 738
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
739
	bool vm_flush_needed = job->vm_needs_flush;
740
	unsigned patch_offset = 0;
741
	int r;
742

743 744 745 746
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
747

M
Monk Liu 已提交
748
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
749
		return 0;
750

751 752
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
753

M
Monk Liu 已提交
754 755 756
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

757
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
758
		struct dma_fence *fence;
759

760 761
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
762

763 764 765
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
766

767
		mutex_lock(&id_mgr->lock);
768 769
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
770
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
771
		mutex_unlock(&id_mgr->lock);
772
	}
773

774
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
794
	}
795
	return 0;
796 797 798 799 800 801 802 803 804 805
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
806 807
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
808
{
809 810
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
811

812
	atomic64_set(&id->owner, 0);
813 814 815 816 817 818
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
819 820
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
841 842 843 844 845 846
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
847
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
848 849 850 851 852 853 854 855 856 857
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

858 859
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
860 861 862 863 864 865 866
			return bo_va;
		}
	}
	return NULL;
}

/**
867
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
868
 *
869
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
870 871 872 873 874 875 876 877 878
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
879 880 881
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
882
				  uint64_t flags)
A
Alex Deucher 已提交
883
{
884
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
885

886
	if (count < 3) {
887 888
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
889 890

	} else {
891
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
892 893 894 895
				      count, incr, flags);
	}
}

896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
911
				   uint64_t flags)
912
{
913
	uint64_t src = (params->src + (addr >> 12) * 8);
914

915 916 917 918

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
919 920
}

A
Alex Deucher 已提交
921
/**
922
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
923
 *
924
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
925 926 927
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
928
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
929
 */
930
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
931 932 933
{
	uint64_t result;

934 935
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
936

937 938
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
939

940
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
941 942 943 944

	return result;
}

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
963
	uint64_t value;
964

965 966
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

967
	for (i = 0; i < count; i++) {
968 969 970
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
971
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
972
					i, value, flags);
973 974 975 976
		addr += incr;
	}
}

977 978
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
979 980 981 982 983
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
984
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner);
985 986 987 988 989 990
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

991
/*
992
 * amdgpu_vm_update_level - update a single level in the hierarchy
993 994 995
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
996
 * @parent: parent directory
997
 *
998
 * Makes sure all entries in @parent are up to date.
999 1000
 * Returns 0 for success, error for failure.
 */
1001 1002 1003 1004
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1005
{
1006
	struct amdgpu_bo *shadow;
1007 1008
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1009
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1010
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1011
	unsigned count = 0, pt_idx, ndw = 0;
1012
	struct amdgpu_job *job;
1013
	struct amdgpu_pte_update_params params;
1014
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1015

A
Alex Deucher 已提交
1016 1017
	int r;

1018 1019
	if (!parent->entries)
		return 0;
1020

1021 1022
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1023
	shadow = parent->base.bo->shadow;
A
Alex Deucher 已提交
1024

1025
	if (vm->use_cpu_for_update) {
1026
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1027
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1028
		if (unlikely(r))
1029
			return r;
1030

1031 1032 1033 1034
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1035

1036 1037
		/* padding, etc. */
		ndw = 64;
1038

1039 1040 1041
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

1042
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1043 1044 1045 1046 1047 1048 1049 1050 1051

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1052 1053 1054
		if (r)
			return r;

1055 1056 1057
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1058

A
Alex Deucher 已提交
1059

1060 1061
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1062
		struct amdgpu_bo *bo = parent->entries[pt_idx].base.bo;
A
Alex Deucher 已提交
1063 1064 1065 1066 1067 1068
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
1069
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1070 1071 1072
		/* Don't update huge pages here */
		if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
		    parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
1073 1074
			continue;

1075
		parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
A
Alex Deucher 已提交
1076 1077 1078

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1079 1080
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1081 1082

			if (count) {
1083
				if (shadow)
1084 1085 1086 1087 1088 1089 1090 1091 1092
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1093 1094 1095 1096
			}

			count = 1;
			last_pde = pde;
1097
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1098 1099 1100 1101 1102 1103
			last_pt = pt;
		} else {
			++count;
		}
	}

1104
	if (count) {
1105
		if (vm->root.base.bo->shadow)
1106 1107
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1108

1109 1110
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1111
	}
A
Alex Deucher 已提交
1112

1113 1114 1115 1116 1117
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
1118 1119
			amdgpu_sync_resv(adev, &job->sync,
					 parent->base.bo->tbo.resv,
1120
					 AMDGPU_FENCE_OWNER_VM);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
						 AMDGPU_FENCE_OWNER_VM);

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1131

1132
			amdgpu_bo_fence(parent->base.bo, fence, true);
1133 1134 1135 1136
			dma_fence_put(vm->last_dir_update);
			vm->last_dir_update = dma_fence_get(fence);
			dma_fence_put(fence);
		}
1137 1138 1139 1140 1141 1142 1143 1144
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1145
		if (!entry->base.bo)
1146
			continue;
C
Chunming Zhou 已提交
1147

1148 1149 1150 1151
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1152 1153

	return 0;
C
Chunming Zhou 已提交
1154 1155

error_free:
1156
	amdgpu_job_free(job);
1157
	return r;
A
Alex Deucher 已提交
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1178
		if (!entry->base.bo)
1179 1180 1181 1182 1183 1184 1185
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1198 1199 1200 1201 1202 1203
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

1204 1205 1206 1207 1208 1209
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1210
	return r;
1211 1212
}

1213
/**
1214
 * amdgpu_vm_find_entry - find the entry for an address
1215 1216 1217
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1218 1219
 * @entry: resulting entry or NULL
 * @parent: parent entry
1220
 *
1221
 * Find the vm_pt entry and it's parent for the given address.
1222
 */
1223 1224 1225
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1226 1227 1228
{
	unsigned idx, level = p->adev->vm_manager.num_level;

1229 1230 1231
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1232
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1233
		idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
1234 1235
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1236 1237 1238
	}

	if (level)
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1254 1255 1256 1257 1258
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1259 1260 1261 1262 1263 1264 1265
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1266
	    p->src ||
1267 1268
	    !(flags & AMDGPU_PTE_VALID)) {

1269
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1270 1271 1272
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
1273
		/* Set the huge page flag to stop scanning at this PDE */
1274 1275 1276
		flags |= AMDGPU_PDE_PTE;
	}

1277
	if (entry->addr == (dst | flags))
1278
		return;
1279

1280
	entry->addr = (dst | flags);
1281 1282

	if (use_cpu_update) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1295
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1296 1297
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1298 1299

		p->pages_addr = tmp;
1300
	} else {
1301 1302
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1303 1304 1305
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1306
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1307 1308 1309
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1310 1311
}

A
Alex Deucher 已提交
1312 1313 1314
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1315
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1316 1317 1318
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1319
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1320 1321
 * @flags: mapping flags
 *
1322
 * Update the page tables in the range @start - @end.
1323
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1324
 */
1325
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1326
				  uint64_t start, uint64_t end,
1327
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1328
{
1329 1330
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1331

1332
	uint64_t addr, pe_start;
1333
	struct amdgpu_bo *pt;
1334
	unsigned nptes;
1335
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1336 1337

	/* walk over the address space and update the page tables */
1338 1339 1340 1341 1342 1343 1344
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1345

A
Alex Deucher 已提交
1346 1347 1348
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1349
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1350

1351 1352
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1353 1354
		/* We don't need to update PTEs for huge pages */
		if (entry->addr & AMDGPU_PDE_PTE)
1355 1356
			continue;

1357
		pt = entry->base.bo;
1358
		if (use_cpu_update) {
1359
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1360 1361 1362 1363 1364 1365 1366
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1367
			pe_start = amdgpu_bo_gpu_offset(pt);
1368
		}
A
Alex Deucher 已提交
1369

1370 1371 1372
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1373 1374
	}

1375
	return 0;
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1387
 * Returns 0 for success, -EINVAL for failure.
1388
 */
1389
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1390
				uint64_t start, uint64_t end,
1391
				uint64_t dst, uint64_t flags)
1392
{
1393 1394
	int r;

1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1413
	unsigned pages_per_frag = params->adev->vm_manager.fragment_size;
1414 1415
	uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
	uint64_t frag_align = 1 << pages_per_frag;
1416 1417 1418 1419 1420

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1421
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1422 1423
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1424 1425 1426

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1427 1428 1429 1430
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1431 1432 1433 1434
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1435 1436 1437 1438
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1439 1440 1441 1442

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1443
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1444
	}
1445
	return r;
A
Alex Deucher 已提交
1446 1447 1448 1449 1450 1451
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1452
 * @exclusive: fence we need to sync to
1453 1454
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1455
 * @vm: requested vm
1456 1457 1458
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1459 1460 1461
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1462
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1463 1464 1465
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1466
				       struct dma_fence *exclusive,
1467 1468
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1469
				       struct amdgpu_vm *vm,
1470
				       uint64_t start, uint64_t last,
1471
				       uint64_t flags, uint64_t addr,
1472
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1473
{
1474
	struct amdgpu_ring *ring;
1475
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1476
	unsigned nptes, ncmds, ndw;
1477
	struct amdgpu_job *job;
1478
	struct amdgpu_pte_update_params params;
1479
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1480 1481
	int r;

1482 1483
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1484
	params.vm = vm;
1485 1486
	params.src = src;

1487 1488 1489 1490
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1491 1492 1493 1494 1495 1496 1497 1498
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1499
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1500 1501 1502 1503 1504 1505 1506 1507 1508
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1509
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1510

1511
	nptes = last - start + 1;
A
Alex Deucher 已提交
1512 1513 1514 1515 1516

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1517
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1518 1519 1520 1521

	/* padding, etc. */
	ndw = 64;

1522 1523 1524
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1525
	if (src) {
A
Alex Deucher 已提交
1526 1527 1528
		/* only copy commands needed */
		ndw += ncmds * 7;

1529 1530
		params.func = amdgpu_vm_do_copy_ptes;

1531 1532 1533
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1534

1535
		/* and also PTEs */
A
Alex Deucher 已提交
1536 1537
		ndw += nptes * 2;

1538 1539
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1540 1541 1542 1543 1544 1545
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1546 1547

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1548 1549
	}

1550 1551
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1552
		return r;
1553

1554
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1555

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1570
		addr = 0;
1571 1572
	}

1573 1574 1575 1576
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1577
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1578 1579 1580
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1581

1582
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1583 1584 1585
	if (r)
		goto error_free;

1586 1587 1588
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1589

1590 1591
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1592 1593
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1594 1595
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1596

1597
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1598 1599
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1600
	return 0;
C
Chunming Zhou 已提交
1601 1602

error_free:
1603
	amdgpu_job_free(job);
1604
	amdgpu_vm_invalidate_level(&vm->root);
1605
	return r;
A
Alex Deucher 已提交
1606 1607
}

1608 1609 1610 1611
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1612
 * @exclusive: fence we need to sync to
1613
 * @pages_addr: DMA addresses to use for mapping
1614 1615
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1616
 * @flags: HW flags for the mapping
1617
 * @nodes: array of drm_mm_nodes with the MC addresses
1618 1619 1620 1621 1622 1623 1624
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1625
				      struct dma_fence *exclusive,
1626
				      dma_addr_t *pages_addr,
1627 1628
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1629
				      uint64_t flags,
1630
				      struct drm_mm_node *nodes,
1631
				      struct dma_fence **fence)
1632
{
1633
	uint64_t pfn, src = 0, start = mapping->start;
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1644 1645 1646
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1647 1648 1649
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1650 1651 1652 1653 1654 1655
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1656 1657
	trace_amdgpu_vm_bo_update(mapping);

1658 1659 1660 1661 1662 1663
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1664
	}
1665

1666 1667 1668
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1669

1670 1671 1672 1673 1674 1675 1676 1677
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1678

1679
		if (pages_addr) {
1680
			max_entries = min(max_entries, 16ull * 1024ull);
1681 1682 1683 1684 1685 1686
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1687
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1688 1689
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1690 1691 1692 1693 1694
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1695 1696 1697 1698 1699
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1700
		start = last + 1;
1701

1702
	} while (unlikely(start != mapping->last + 1));
1703 1704 1705 1706

	return 0;
}

A
Alex Deucher 已提交
1707 1708 1709 1710 1711
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1712
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1713 1714 1715 1716 1717 1718
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1719
			bool clear)
A
Alex Deucher 已提交
1720
{
1721 1722
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1723
	struct amdgpu_bo_va_mapping *mapping;
1724
	dma_addr_t *pages_addr = NULL;
1725
	struct ttm_mem_reg *mem;
1726
	struct drm_mm_node *nodes;
1727
	struct dma_fence *exclusive;
1728
	uint64_t flags;
A
Alex Deucher 已提交
1729 1730
	int r;

1731
	if (clear || !bo_va->base.bo) {
1732
		mem = NULL;
1733
		nodes = NULL;
1734 1735
		exclusive = NULL;
	} else {
1736 1737
		struct ttm_dma_tt *ttm;

1738
		mem = &bo_va->base.bo->tbo.mem;
1739 1740
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1741 1742
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1743
			pages_addr = ttm->dma_address;
1744
		}
1745
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1746 1747
	}

1748
	if (bo)
1749
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1750
	else
1751
		flags = 0x0;
A
Alex Deucher 已提交
1752

1753 1754
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1755
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1756

1757 1758
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1759
	}
1760 1761

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1762
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1763
					       mapping, flags, nodes,
1764
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1765 1766 1767 1768
		if (r)
			return r;
	}

1769 1770 1771 1772
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1773 1774
	}

A
Alex Deucher 已提交
1775
	spin_lock(&vm->status_lock);
1776
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1777 1778
	spin_unlock(&vm->status_lock);

1779 1780 1781 1782 1783 1784
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1785 1786
	}

A
Alex Deucher 已提交
1787 1788 1789
	return 0;
}

1790 1791 1792 1793 1794 1795 1796 1797 1798
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1799
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1800 1801 1802 1803
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1804
/**
1805
 * amdgpu_vm_prt_get - add a PRT user
1806 1807 1808
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1809 1810 1811
	if (!adev->gart.gart_funcs->set_prt)
		return;

1812 1813 1814 1815
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1816 1817 1818 1819 1820
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1821
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1822 1823 1824
		amdgpu_vm_update_prt_state(adev);
}

1825
/**
1826
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1827 1828 1829 1830 1831
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1832
	amdgpu_vm_prt_put(cb->adev);
1833 1834 1835
	kfree(cb);
}

1836 1837 1838 1839 1840 1841
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1842
	struct amdgpu_prt_cb *cb;
1843

1844 1845 1846 1847
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1848 1849 1850 1851 1852
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1853
		amdgpu_vm_prt_put(adev);
1854 1855 1856 1857 1858 1859 1860 1861
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1877 1878 1879 1880
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1881

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1892
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1893 1894 1895
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1896

1897 1898 1899 1900 1901 1902 1903 1904 1905
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1906
	}
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1918 1919
}

A
Alex Deucher 已提交
1920 1921 1922 1923 1924
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1925 1926
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1927 1928 1929 1930 1931 1932 1933
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1934 1935
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1936 1937
{
	struct amdgpu_bo_va_mapping *mapping;
1938
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1939
	int r;
Y
Yong Zhao 已提交
1940
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
1941 1942 1943 1944 1945

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1946

Y
Yong Zhao 已提交
1947 1948 1949
		if (vm->pte_support_ats)
			init_pte_value = AMDGPU_PTE_SYSTEM;

1950 1951
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1952
						init_pte_value, 0, &f);
1953
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1954
		if (r) {
1955
			dma_fence_put(f);
A
Alex Deucher 已提交
1956
			return r;
1957
		}
1958
	}
A
Alex Deucher 已提交
1959

1960 1961 1962 1963 1964
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1965
	}
1966

A
Alex Deucher 已提交
1967 1968 1969 1970 1971
	return 0;

}

/**
1972
 * amdgpu_vm_clear_moved - clear moved BOs in the PT
A
Alex Deucher 已提交
1973 1974 1975 1976
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1977
 * Make sure all moved BOs are cleared in the PT.
A
Alex Deucher 已提交
1978 1979 1980 1981
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
1982 1983
int amdgpu_vm_clear_moved(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			    struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1984
{
1985
	struct amdgpu_bo_va *bo_va = NULL;
1986
	int r = 0;
A
Alex Deucher 已提交
1987 1988

	spin_lock(&vm->status_lock);
1989 1990
	while (!list_empty(&vm->moved)) {
		bo_va = list_first_entry(&vm->moved,
1991
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
1992
		spin_unlock(&vm->status_lock);
1993

1994
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1995 1996 1997 1998 1999 2000 2001
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2002
	if (bo_va)
2003
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
2004 2005

	return r;
A
Alex Deucher 已提交
2006 2007 2008 2009 2010 2011 2012 2013 2014
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2015
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2031 2032 2033 2034 2035
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2036
	bo_va->ref_count = 1;
2037 2038
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2039

2040
	if (bo)
2041
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2058
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2059 2060 2061 2062
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2063
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2064
{
2065
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2066 2067
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2068 2069
	uint64_t eaddr;

2070 2071
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2072
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2073 2074
		return -EINVAL;

A
Alex Deucher 已提交
2075
	/* make sure object fit at this offset */
2076
	eaddr = saddr + size - 1;
2077
	if (saddr >= eaddr ||
2078
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2079 2080 2081 2082 2083
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2084 2085
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2086 2087
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2088
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2089
			tmp->start, tmp->last + 1);
2090
		return -EINVAL;
A
Alex Deucher 已提交
2091 2092 2093
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2094 2095
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2096 2097

	INIT_LIST_HEAD(&mapping->list);
2098 2099
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2100 2101 2102
	mapping->offset = offset;
	mapping->flags = flags;

2103
	list_add(&mapping->list, &bo_va->invalids);
2104
	amdgpu_vm_it_insert(mapping, &vm->va);
2105 2106 2107

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);
2108
	trace_amdgpu_vm_bo_map(bo_va, mapping);
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2134 2135
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2147
	    (bo && offset + size > amdgpu_bo_size(bo)))
2148 2149 2150 2151 2152 2153 2154
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2155
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2156 2157 2158 2159 2160 2161 2162 2163
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2164 2165
	mapping->start = saddr;
	mapping->last = eaddr;
2166 2167 2168 2169
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2170
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2171

2172 2173
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);
2174
	trace_amdgpu_vm_bo_map(bo_va, mapping);
2175

A
Alex Deucher 已提交
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2189
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2190 2191 2192 2193 2194 2195
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2196
	struct amdgpu_vm *vm = bo_va->base.vm;
2197
	bool valid = true;
A
Alex Deucher 已提交
2198

2199
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2200

2201
	list_for_each_entry(mapping, &bo_va->valids, list) {
2202
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2203 2204 2205
			break;
	}

2206 2207 2208 2209
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2210
			if (mapping->start == saddr)
2211 2212 2213
				break;
		}

2214
		if (&mapping->list == &bo_va->invalids)
2215
			return -ENOENT;
A
Alex Deucher 已提交
2216
	}
2217

A
Alex Deucher 已提交
2218
	list_del(&mapping->list);
2219
	amdgpu_vm_it_remove(mapping, &vm->va);
2220
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2221

2222
	if (valid)
A
Alex Deucher 已提交
2223
		list_add(&mapping->list, &vm->freed);
2224
	else
2225 2226
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2227 2228 2229 2230

	return 0;
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2258
	INIT_LIST_HEAD(&before->list);
2259 2260 2261 2262 2263 2264

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2265
	INIT_LIST_HEAD(&after->list);
2266 2267

	/* Now gather all removed mappings */
2268 2269
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2270
		/* Remember mapping split at the start */
2271 2272 2273
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2274 2275 2276 2277 2278 2279
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2280 2281 2282
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2283
			after->offset = tmp->offset;
2284
			after->offset += after->start - tmp->start;
2285 2286 2287 2288 2289 2290
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2291 2292

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2293 2294 2295 2296
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2297
		amdgpu_vm_it_remove(tmp, &vm->va);
2298 2299
		list_del(&tmp->list);

2300 2301 2302 2303
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2304 2305 2306 2307 2308

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2309 2310
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2311
		amdgpu_vm_it_insert(before, &vm->va);
2312 2313 2314 2315 2316 2317 2318
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2319
	if (!list_empty(&after->list)) {
2320
		amdgpu_vm_it_insert(after, &vm->va);
2321 2322 2323 2324 2325 2326 2327 2328 2329
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2330 2331 2332 2333 2334 2335
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2336
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2337 2338 2339 2340 2341 2342 2343
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2344
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2345

2346
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2347 2348

	spin_lock(&vm->status_lock);
2349
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2350 2351
	spin_unlock(&vm->status_lock);

2352
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2353
		list_del(&mapping->list);
2354
		amdgpu_vm_it_remove(mapping, &vm->va);
2355
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2356 2357 2358 2359
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2360
		amdgpu_vm_it_remove(mapping, &vm->va);
2361 2362
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2363
	}
2364

2365
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2376
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2377 2378
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2379
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2380
{
2381 2382 2383
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2384 2385
		struct amdgpu_vm *vm = bo_base->vm;

2386
		bo_base->moved = true;
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
			list_move(&bo_base->vm_status, &vm->evicted);
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

		/* Don't add page tables to the moved state */
		if (bo->tbo.type == ttm_bo_type_kernel)
			continue;

2398
		spin_lock(&bo_base->vm->status_lock);
2399
		list_move(&bo_base->vm_status, &bo_base->vm->moved);
2400
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2401 2402 2403
	}
}

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
 * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
 *
 * @adev: amdgpu_device pointer
 * @fragment_size_default: the default fragment size if it's set auto
 */
void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev, uint32_t fragment_size_default)
{
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
}

/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2433 2434 2435 2436
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2437
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size, uint32_t fragment_size_default)
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

2452 2453 2454 2455 2456
	amdgpu_vm_set_fragment_size(adev, fragment_size_default);

	DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size,
		adev->vm_manager.fragment_size);
2457 2458
}

A
Alex Deucher 已提交
2459 2460 2461 2462 2463
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2464
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2465
 *
2466
 * Init @vm fields.
A
Alex Deucher 已提交
2467
 */
2468 2469
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2470 2471
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2472
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2473 2474
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2475
	struct amd_sched_rq *rq;
2476
	int r, i;
2477
	u64 flags;
Y
Yong Zhao 已提交
2478
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2479 2480

	vm->va = RB_ROOT;
2481
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2482 2483
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2484
	spin_lock_init(&vm->status_lock);
2485
	INIT_LIST_HEAD(&vm->evicted);
2486
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2487
	INIT_LIST_HEAD(&vm->freed);
2488

2489
	/* create scheduler entity for page table updates */
2490 2491 2492 2493

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2494 2495 2496 2497
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2498
		return r;
2499

Y
Yong Zhao 已提交
2500 2501 2502
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2503 2504
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2505 2506 2507 2508 2509 2510

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
			init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
		}
	} else
2511 2512 2513 2514 2515 2516
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2517
	vm->last_dir_update = NULL;
2518

2519 2520 2521 2522 2523 2524 2525 2526
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2527
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2528
			     AMDGPU_GEM_DOMAIN_VRAM,
2529
			     flags,
2530
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2531
	if (r)
2532 2533
		goto error_free_sched_entity;

2534 2535 2536
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2537 2538

	if (vm->use_cpu_for_update) {
2539
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2540 2541 2542
		if (r)
			goto error_free_root;

2543 2544 2545 2546 2547
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
		if (r)
			goto error_free_root;
		amdgpu_bo_unreserve(vm->root.base.bo);
	}
A
Alex Deucher 已提交
2548 2549

	return 0;
2550

2551
error_free_root:
2552 2553 2554
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2555 2556 2557 2558 2559

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

2573 2574 2575 2576 2577
	if (level->base.bo) {
		list_del(&level->base.bo_list);
		list_del(&level->base.vm_status);
		amdgpu_bo_unref(&level->base.bo->shadow);
		amdgpu_bo_unref(&level->base.bo);
2578 2579 2580 2581 2582 2583
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2584
	kvfree(level->entries);
2585 2586
}

A
Alex Deucher 已提交
2587 2588 2589 2590 2591 2592
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2593
 * Tear down @vm.
A
Alex Deucher 已提交
2594 2595 2596 2597 2598
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2599
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2600
	int i;
A
Alex Deucher 已提交
2601

2602
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2603

A
Alex Deucher 已提交
2604 2605 2606
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2607
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2608
		list_del(&mapping->list);
2609
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2610 2611 2612
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2613
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2614
			amdgpu_vm_prt_fini(adev, vm);
2615
			prt_fini_needed = false;
2616
		}
2617

A
Alex Deucher 已提交
2618
		list_del(&mapping->list);
2619
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2620 2621
	}

2622
	amdgpu_vm_free_levels(&vm->root);
2623
	dma_fence_put(vm->last_dir_update);
2624 2625
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2626
}
2627

2628 2629 2630 2631 2632 2633 2634 2635 2636
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2637 2638 2639 2640 2641
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2642

2643 2644
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2645
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2646

2647 2648 2649 2650 2651 2652
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2653
	}
2654

2655 2656
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2657 2658 2659
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2660
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2661
	atomic64_set(&adev->vm_manager.client_counter, 0);
2662
	spin_lock_init(&adev->vm_manager.prt_lock);
2663
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2681 2682
}

2683 2684 2685 2686 2687 2688 2689 2690 2691
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2692
	unsigned i, j;
2693

2694 2695 2696
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2697

2698 2699 2700 2701 2702 2703 2704 2705
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2706
	}
2707
}
C
Chunming Zhou 已提交
2708 2709 2710 2711

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2712 2713 2714
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2715 2716 2717

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2718 2719 2720 2721 2722 2723
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2724
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2725
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2726 2727 2728 2729 2730 2731 2732
		break;
	default:
		return -EINVAL;
	}

	return 0;
}