io_apic.c 100.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67

68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
static void		__init __ioapic_init_mappings(void);

static unsigned int	__io_apic_read  (unsigned int apic, unsigned int reg);
static void		__io_apic_write (unsigned int apic, unsigned int reg, unsigned int val);
static void		__io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);

static struct io_apic_ops io_apic_ops = {
	.init	= __ioapic_init_mappings,
	.read	= __io_apic_read,
	.write	= __io_apic_write,
	.modify = __io_apic_modify,
};

void __init set_io_apic_ops(const struct io_apic_ops *ops)
{
	io_apic_ops = *ops;
}

L
Linus Torvalds 已提交
89
/*
90 91
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
92 93 94
 */
int sis_apic_bug = -1;

95 96
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
97

S
Suresh Siddha 已提交
98 99 100 101 102
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
103 104 105 106
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
107 108
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
109 110
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
111
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
112
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
113

114
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
115

116
int mpc_ioapic_id(int ioapic_idx)
117
{
118
	return ioapics[ioapic_idx].mp_config.apicid;
119 120
}

121
unsigned int mpc_ioapic_addr(int ioapic_idx)
122
{
123
	return ioapics[ioapic_idx].mp_config.apicaddr;
124 125
}

126
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
127
{
128
	return &ioapics[ioapic_idx].gsi_config;
129
}
130

131
int nr_ioapics;
132

133 134
/* The one past the highest gsi number used */
u32 gsi_top;
135

136
/* MP IRQ source entries */
137
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
138 139 140 141

/* # of MP IRQ source entries */
int mp_irq_entries;

142 143 144
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

145 146 147 148 149 150
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
151 152
int skip_ioapic_setup;

153 154 155 156
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
157 158 159 160 161 162 163 164
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

165
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
166 167
{
	/* disable IO-APIC */
168
	disable_ioapic_support();
Y
Yinghai Lu 已提交
169 170 171
	return 0;
}
early_param("noapic", parse_noapic);
172

173 174
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
175

176 177 178 179 180 181 182 183 184 185 186
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
187
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
188 189 190
			return;
	}

191
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
192 193 194 195
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

196 197 198 199 200
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
201
static struct irq_pin_list *alloc_irq_pin_list(int node)
202
{
203
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
204 205
}

206

Y
Yinghai Lu 已提交
207
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
208
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
209

210
int __init arch_early_irq_init(void)
211
{
212
	struct irq_cfg *cfg;
213
	int count, node, i;
T
Thomas Gleixner 已提交
214

215
	if (!legacy_pic->nr_legacy_irqs)
216 217
		io_apic_irqs = ~0UL;

218
	for (i = 0; i < nr_ioapics; i++) {
219
		ioapics[i].saved_registers =
220
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
221
				ioapics[i].nr_registers, GFP_KERNEL);
222
		if (!ioapics[i].saved_registers)
223 224 225
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

226 227
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
228
	node = cpu_to_node(0);
229

230 231 232
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

233
	for (i = 0; i < count; i++) {
234
		irq_set_chip_data(i, &cfg[i]);
235 236
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
237 238 239 240
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
241
		if (i < legacy_pic->nr_legacy_irqs) {
242 243 244
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
245
	}
246 247

	return 0;
248
}
249

250
static struct irq_cfg *irq_cfg(unsigned int irq)
251
{
252
	return irq_get_chip_data(irq);
253
}
T
Thomas Gleixner 已提交
254

255
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
256
{
257
	struct irq_cfg *cfg;
258

259
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
260 261
	if (!cfg)
		return NULL;
262
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
263
		goto out_cfg;
264
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
265
		goto out_domain;
266
	return cfg;
267 268 269 270 271
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
272 273
}

274
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
275
{
276 277
	if (!cfg)
		return;
278
	irq_set_chip_data(at, NULL);
279 280 281 282 283 284 285 286 287 288 289 290 291
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
292
		cfg = irq_get_chip_data(at);
293 294 295 296
		if (cfg)
			return cfg;
	}

297
	cfg = alloc_irq_cfg(at, node);
298
	if (cfg)
299
		irq_set_chip_data(at, cfg);
300 301 302 303 304 305 306 307 308 309 310 311
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
312
	free_irq_cfg(at, cfg);
313 314 315
	irq_free_desc(at);
}

316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	return io_apic_ops.read(apic, reg);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	io_apic_ops.write(apic, reg, value);
}

static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
	io_apic_ops.modify(apic, reg, value);
}


L
Linus Torvalds 已提交
332 333 334 335
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
336 337
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
338 339 340 341 342
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
343
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
344 345
}

346 347 348 349 350 351
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

352
static unsigned int __io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
353 354 355 356 357 358
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

359
static void __io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
360 361
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
362

L
Linus Torvalds 已提交
363 364 365 366 367 368 369 370 371 372
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
373
static void __io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
374
{
375
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
376 377 378

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
379 380 381
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
382
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
383 384 385 386
{
	struct irq_pin_list *entry;
	unsigned long flags;

387
	raw_spin_lock_irqsave(&ioapic_lock, flags);
388
	for_each_irq_pin(entry, cfg->irq_2_pin) {
389 390 391 392 393 394 395
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
396
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
397 398 399
			return true;
		}
	}
400
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
401 402 403 404

	return false;
}

405 406 407 408 409
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

410 411 412 413 414 415
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
416

417 418 419
	return eu.entry;
}

420 421 422 423
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
424

425
	raw_spin_lock_irqsave(&ioapic_lock, flags);
426
	eu.entry = __ioapic_read_entry(apic, pin);
427
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
428

429 430 431
	return eu.entry;
}

432 433 434 435 436 437
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
438
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
439
{
440 441
	union entry_union eu = {{0, 0}};

442
	eu.entry = e;
443 444
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
445 446
}

447
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
448 449
{
	unsigned long flags;
450

451
	raw_spin_lock_irqsave(&ioapic_lock, flags);
452
	__ioapic_write_entry(apic, pin, e);
453
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
454 455 456 457 458 459 460 461 462 463 464 465
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

466
	raw_spin_lock_irqsave(&ioapic_lock, flags);
467 468
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
469
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
470 471
}

L
Linus Torvalds 已提交
472 473 474 475 476
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
477
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
478
{
479
	struct irq_pin_list **last, *entry;
480

481 482 483
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
484
		if (entry->apic == apic && entry->pin == pin)
485
			return 0;
486
		last = &entry->next;
L
Linus Torvalds 已提交
487
	}
488

T
Thomas Gleixner 已提交
489
	entry = alloc_irq_pin_list(node);
490
	if (!entry) {
491 492 493
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
494
	}
L
Linus Torvalds 已提交
495 496
	entry->apic = apic;
	entry->pin = pin;
497

498
	*last = entry;
499 500 501 502 503
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
504
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
505
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
506 507 508 509 510
}

/*
 * Reroute an IRQ to a different pin.
 */
511
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
512 513
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
514
{
515
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
516

517
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
518 519 520
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
521
			/* every one is different, right? */
522
			return;
523
		}
L
Linus Torvalds 已提交
524
	}
525

526 527
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
528 529
}

530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

545 546 547
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
548 549
{
	struct irq_pin_list *entry;
550

551 552 553 554
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

555
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
556
{
557 558 559 560 561
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
562

563
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
564
	readl(&io_apic->data);
L
Linus Torvalds 已提交
565 566
}

T
Thomas Gleixner 已提交
567
static void mask_ioapic(struct irq_cfg *cfg)
568
{
T
Thomas Gleixner 已提交
569 570 571
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
572
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
573
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
574
}
L
Linus Torvalds 已提交
575

576
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
577
{
578
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
579
}
Y
Yinghai Lu 已提交
580

T
Thomas Gleixner 已提交
581 582 583
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
584 585
}

T
Thomas Gleixner 已提交
586
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
587 588 589
{
	unsigned long flags;

590
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
591
	__unmask_ioapic(cfg);
592
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
593 594
}

595
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
596
{
597
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
598 599
}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
660 661 662
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
663

L
Linus Torvalds 已提交
664
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
665
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
666 667
	if (entry.delivery_mode == dest_SMI)
		return;
668

L
Linus Torvalds 已提交
669
	/*
670 671 672 673 674 675 676 677 678 679
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
680 681
		unsigned long flags;

682 683 684 685 686 687 688 689 690 691
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

692 693 694
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
695 696 697 698 699
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
700
	 */
701
	ioapic_mask_entry(apic, pin);
702 703 704 705
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
		printk(KERN_ERR "Unable to reset IRR for apic: %d, pin :%d\n",
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
706 707
}

708
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
709 710 711 712
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
713
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
714 715 716
			clear_IO_APIC_pin(apic, pin);
}

717
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
718 719 720 721 722 723
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
724 725 726
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
753 754 755
#endif /* CONFIG_X86_32 */

/*
756
 * Saves all the IO-APIC RTE's
757
 */
758
int save_ioapic_entries(void)
759 760
{
	int apic, pin;
761
	int err = 0;
762 763

	for (apic = 0; apic < nr_ioapics; apic++) {
764
		if (!ioapics[apic].saved_registers) {
765 766 767
			err = -ENOMEM;
			continue;
		}
768

S
Suresh Siddha 已提交
769
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
770
			ioapics[apic].saved_registers[pin] =
771
				ioapic_read_entry(apic, pin);
772
	}
773

774
	return err;
775 776
}

777 778 779
/*
 * Mask all IO APIC entries.
 */
780
void mask_ioapic_entries(void)
781 782 783 784
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
785
		if (!ioapics[apic].saved_registers)
786
			continue;
787

S
Suresh Siddha 已提交
788
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
789 790
			struct IO_APIC_route_entry entry;

791
			entry = ioapics[apic].saved_registers[pin];
792 793 794 795 796 797 798 799
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

800
/*
801
 * Restore IO APIC entries which was saved in the ioapic structure.
802
 */
803
int restore_ioapic_entries(void)
804 805 806
{
	int apic, pin;

807
	for (apic = 0; apic < nr_ioapics; apic++) {
808
		if (!ioapics[apic].saved_registers)
809
			continue;
810

S
Suresh Siddha 已提交
811
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
812
			ioapic_write_entry(apic, pin,
813
					   ioapics[apic].saved_registers[pin]);
814
	}
815
	return 0;
816 817
}

L
Linus Torvalds 已提交
818 819 820
/*
 * Find the IRQ entry number of a certain pin.
 */
821
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
822 823 824 825
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
826
		if (mp_irqs[i].irqtype == type &&
827
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
828 829
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
830 831 832 833 834 835 836 837
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
838
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
839 840 841 842
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
843
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
844

A
Alexey Starikovskiy 已提交
845
		if (test_bit(lbus, mp_bus_not_pci) &&
846 847
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
848

849
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
850 851 852 853
	}
	return -1;
}

854 855 856 857 858
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
859
		int lbus = mp_irqs[i].srcbus;
860

A
Alexey Starikovskiy 已提交
861
		if (test_bit(lbus, mp_bus_not_pci) &&
862 863
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
864 865
			break;
	}
866

867
	if (i < mp_irq_entries) {
868 869 870 871 872
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
873 874 875 876 877
	}

	return -1;
}

878
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
879 880 881 882 883
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
884
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
885 886 887 888 889 890 891
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
892

893
#endif
L
Linus Torvalds 已提交
894

A
Alexey Starikovskiy 已提交
895 896 897 898 899 900
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
901 902 903 904 905
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

906
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
907
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
908 909 910 911 912 913 914 915 916 917 918

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
919
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
920

921
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
922
{
923
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
924 925 926 927 928
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
929
	switch (mp_irqs[idx].irqflag & 3)
930
	{
931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
959 960 961 962
	}
	return polarity;
}

963
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
964
{
965
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
966 967 968 969 970
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
971
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
972
	{
973 974 975 976 977
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
978
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1008
			break;
1009
		case 1: /* edge */
L
Linus Torvalds 已提交
1010
		{
1011
			trigger = 0;
L
Linus Torvalds 已提交
1012 1013
			break;
		}
1014
		case 2: /* reserved */
L
Linus Torvalds 已提交
1015
		{
1016 1017
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1018 1019
			break;
		}
1020
		case 3: /* level */
L
Linus Torvalds 已提交
1021
		{
1022
			trigger = 1;
L
Linus Torvalds 已提交
1023 1024
			break;
		}
1025
		default: /* invalid */
L
Linus Torvalds 已提交
1026 1027
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1028
			trigger = 0;
L
Linus Torvalds 已提交
1029 1030 1031 1032 1033 1034 1035 1036
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
1037
	int irq;
1038
	int bus = mp_irqs[idx].srcbus;
1039
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
1040 1041 1042 1043

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1044
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1045 1046
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1047
	if (test_bit(bus, mp_bus_not_pci)) {
1048
		irq = mp_irqs[idx].srcbusirq;
1049
	} else {
1050
		u32 gsi = gsi_cfg->gsi_base + pin;
1051 1052 1053 1054

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1055
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1056 1057
	}

1058
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1075 1076
#endif

L
Linus Torvalds 已提交
1077 1078 1079
	return irq;
}

1080 1081 1082 1083 1084
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1085
				struct io_apic_irq_attr *irq_attr)
1086
{
1087
	int ioapic_idx, i, best_guess = -1;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1100 1101
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1102 1103 1104 1105 1106 1107 1108
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1109
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1110

1111
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1112 1113 1114
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1115
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1116 1117 1118
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1119 1120 1121 1122 1123 1124 1125
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1126
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1127 1128 1129
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1130 1131 1132 1133 1134 1135 1136 1137
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1138 1139 1140 1141 1142
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1143
	raw_spin_lock(&vector_lock);
1144
}
L
Linus Torvalds 已提交
1145

1146
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1147
{
1148
	raw_spin_unlock(&vector_lock);
1149
}
L
Linus Torvalds 已提交
1150

1151 1152
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1153
{
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1165
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1166
	static int current_offset = VECTOR_OFFSET_START % 8;
1167
	unsigned int old_vector;
1168 1169
	int cpu, err;
	cpumask_var_t tmp_mask;
1170

1171
	if (cfg->move_in_progress)
1172
		return -EBUSY;
1173

1174 1175
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1176

1177 1178
	old_vector = cfg->vector;
	if (old_vector) {
1179 1180 1181 1182
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1183
			return 0;
1184
		}
1185
	}
1186

1187
	/* Only try and allocate irqs on cpus that are present */
1188 1189
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1190 1191
		int new_cpu;
		int vector, offset;
1192

1193
		apic->vector_allocation_domain(cpu, tmp_mask);
1194

1195 1196
		vector = current_vector;
		offset = current_offset;
1197
next:
1198 1199
		vector += 8;
		if (vector >= first_system_vector) {
1200
			/* If out of vectors on large boxen, must share them. */
1201
			offset = (offset + 1) % 8;
1202
			vector = FIRST_EXTERNAL_VECTOR + offset;
1203 1204 1205
		}
		if (unlikely(current_vector == vector))
			continue;
1206 1207

		if (test_bit(vector, used_vectors))
1208
			goto next;
1209

1210
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1211 1212 1213 1214 1215 1216 1217
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1218
			cpumask_copy(cfg->old_domain, cfg->domain);
1219
		}
1220
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1221 1222
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1223 1224 1225
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1226
	}
1227 1228
	free_cpumask_var(tmp_mask);
	return err;
1229 1230
}

1231
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1232 1233
{
	int err;
1234 1235
	unsigned long flags;

1236
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1237
	err = __assign_irq_vector(irq, cfg, mask);
1238
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1239 1240 1241
	return err;
}

Y
Yinghai Lu 已提交
1242
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1243 1244 1245 1246 1247 1248
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1249
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1250 1251 1252
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1253
	cpumask_clear(cfg->domain);
1254 1255 1256

	if (likely(!cfg->move_in_progress))
		return;
1257
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1258 1259 1260 1261 1262 1263 1264 1265 1266
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1267 1268 1269 1270 1271 1272 1273 1274
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1275 1276 1277 1278 1279
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1280
	raw_spin_lock(&vector_lock);
1281
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1282
	for_each_active_irq(irq) {
1283
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1284 1285
		if (!cfg)
			continue;
1286 1287 1288 1289 1290 1291 1292
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1293
		if (!cpumask_test_cpu(cpu, cfg->domain))
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1305
		if (!cpumask_test_cpu(cpu, cfg->domain))
1306
			per_cpu(vector_irq, cpu)[vector] = -1;
1307
	}
1308
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1309
}
1310

1311
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1312

1313
#ifdef CONFIG_X86_32
1314 1315
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1316
	int apic, idx, pin;
1317

T
Thomas Gleixner 已提交
1318
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1319
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1320 1321 1322 1323 1324 1325
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1326 1327
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1328
	return 0;
1329
}
1330 1331 1332
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1333
	return 1;
1334 1335
}
#endif
1336

1337 1338
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1339
{
1340 1341 1342
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1343

1344
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1345
	    trigger == IOAPIC_LEVEL) {
1346
		irq_set_status_flags(irq, IRQ_LEVEL);
1347 1348
		fasteoi = true;
	} else {
1349
		irq_clear_status_flags(irq, IRQ_LEVEL);
1350 1351
		fasteoi = false;
	}
1352

1353
	if (irq_remapped(cfg)) {
1354
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1355
		irq_remap_modify_chip_defaults(chip);
1356
		fasteoi = trigger != 0;
1357
	}
1358

1359 1360 1361
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1362 1363
}

1364 1365 1366 1367 1368

static int setup_ir_ioapic_entry(int irq,
			      struct IR_IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
L
Linus Torvalds 已提交
1369
{
1370 1371
	int index;
	struct irte irte;
1372 1373
	int ioapic_id = mpc_ioapic_id(attr->ioapic);
	struct intel_iommu *iommu = map_ioapic_to_ir(ioapic_id);
1374

1375
	if (!iommu) {
1376
		pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
1377 1378
		return -ENODEV;
	}
1379

1380 1381
	index = alloc_irte(iommu, irq, 1);
	if (index < 0) {
1382
		pr_warn("Failed to allocate IRTE for ioapic %d\n", ioapic_id);
1383 1384
		return -ENOMEM;
	}
1385

1386
	prepare_irte(&irte, vector, destination);
1387

1388
	/* Set source-id of interrupt request */
1389
	set_ioapic_sid(&irte, ioapic_id);
1390

1391
	modify_irte(irq, &irte);
1392

1393 1394 1395 1396 1397
	apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
		"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
		"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
		"Avail:%X Vector:%02X Dest:%08X "
		"SID:%04X SQ:%X SVT:%X)\n",
1398
		attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
1399 1400 1401
		irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
		irte.avail, irte.vector, irte.dest_id,
		irte.sid, irte.sq, irte.svt);
1402

1403
	memset(entry, 0, sizeof(*entry));
1404

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	entry->index2	= (index >> 15) & 0x1;
	entry->zero	= 0;
	entry->format	= 1;
	entry->index	= (index & 0x7fff);
	/*
	 * IO-APIC RTE will be configured with virtual vector.
	 * irq handler will do the explicit EOI to the io-apic.
	 */
	entry->vector	= attr->ioapic_pin;
	entry->mask	= 0;			/* enable IRQ */
	entry->trigger	= attr->trigger;
	entry->polarity	= attr->polarity;
1417

1418 1419 1420
	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1421
	if (attr->trigger)
1422
		entry->mask = 1;
1423 1424 1425

	return 0;
}
1426

1427 1428 1429 1430 1431 1432 1433 1434
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
	if (intr_remapping_enabled)
		return setup_ir_ioapic_entry(irq,
			 (struct IR_IO_APIC_route_entry *)entry,
			 destination, vector, attr);
1435

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1448 1449
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1450
	if (attr->trigger)
1451
		entry->mask = 1;
1452

1453 1454 1455
	return 0;
}

1456 1457
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1458
{
L
Linus Torvalds 已提交
1459
	struct IO_APIC_route_entry entry;
1460
	unsigned int dest;
1461 1462 1463

	if (!IO_APIC_IRQ(irq))
		return;
1464 1465 1466 1467 1468
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1469
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1470 1471
		apic->vector_allocation_domain(0, cfg->domain);

1472
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1473 1474
		return;

1475
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1476 1477 1478

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1479
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1480 1481
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1482

1483 1484 1485
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1486
		__clear_irq_vector(irq, cfg);
1487

1488 1489 1490
		return;
	}

1491
	ioapic_register_intr(irq, cfg, attr->trigger);
1492
	if (irq < legacy_pic->nr_legacy_irqs)
1493
		legacy_pic->mask(irq);
1494

1495
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1496 1497
}

1498
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1499 1500 1501 1502 1503
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1504
		    mpc_ioapic_id(ioapic_idx), pin);
1505 1506 1507
	return true;
}

1508
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1509
{
1510
	int idx, node = cpu_to_node(0);
1511
	struct io_apic_irq_attr attr;
1512
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1513

1514 1515 1516
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1517
			continue;
1518

1519
		irq = pin_2_irq(idx, ioapic_idx, pin);
1520

1521
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1522 1523
			continue;

1524 1525 1526 1527 1528
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1529
		    apic->multi_timer_check(ioapic_idx, irq))
1530
			continue;
1531

1532
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1533
				     irq_polarity(idx));
1534

1535
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1536 1537 1538
	}
}

1539 1540
static void __init setup_IO_APIC_irqs(void)
{
1541
	unsigned int ioapic_idx;
1542 1543 1544

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1545 1546
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1547 1548
}

Y
Yinghai Lu 已提交
1549 1550 1551 1552 1553 1554 1555
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1556
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1557
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1558 1559 1560 1561

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1562 1563
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1564 1565
		return;

1566 1567
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1568 1569 1570
	if (idx == -1)
		return;

1571
	irq = pin_2_irq(idx, ioapic_idx, pin);
1572 1573

	/* Only handle the non legacy irqs on secondary ioapics */
1574
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1575
		return;
1576

1577
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1578 1579
			     irq_polarity(idx));

1580
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1581 1582
}

L
Linus Torvalds 已提交
1583
/*
1584
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1585
 */
1586 1587
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
					 unsigned int pin, int vector)
L
Linus Torvalds 已提交
1588 1589 1590
{
	struct IO_APIC_route_entry entry;

1591 1592 1593
	if (intr_remapping_enabled)
		return;

1594
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1595 1596 1597 1598 1599

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1600
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1601
	entry.mask = 0;			/* don't mask IRQ for edge */
1602
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1603
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1604 1605 1606 1607 1608 1609
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1610
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1611
	 */
1612 1613
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1614 1615 1616 1617

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1618
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1619 1620
}

1621
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
L
Linus Torvalds 已提交
1622
{
1623
	int i;
L
Linus Torvalds 已提交
1624 1625 1626 1627 1628 1629
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1630
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1631 1632
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1633
	if (reg_01.bits.version >= 0x10)
1634
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1635
	if (reg_01.bits.version >= 0x20)
1636
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1637
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1638

1639
	printk("\n");
1640
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1641 1642 1643 1644 1645
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1646
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1647 1648
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1649 1650

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1651 1652
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1677 1678 1679 1680 1681 1682 1683
	if (intr_remapping_enabled) {
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1684 1685

	for (i = 0; i <= reg_01.bits.entries; i++) {
1686 1687 1688 1689
		if (intr_remapping_enabled) {
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

1690
			entry = ioapic_read_entry(ioapic_idx, i);
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

1711
			entry = ioapic_read_entry(ioapic_idx, i);
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1728
	}
1729 1730 1731 1732
}

__apicdebuginit(void) print_IO_APICs(void)
{
1733
	int ioapic_idx;
1734 1735
	struct irq_cfg *cfg;
	unsigned int irq;
1736
	struct irq_chip *chip;
1737 1738

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1739
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1740
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1741 1742
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1743 1744 1745 1746 1747 1748 1749

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1750 1751
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1752

L
Linus Torvalds 已提交
1753
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1754
	for_each_active_irq(irq) {
1755 1756
		struct irq_pin_list *entry;

1757 1758 1759 1760
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1761
		cfg = irq_get_chip_data(irq);
1762 1763
		if (!cfg)
			continue;
1764
		entry = cfg->irq_2_pin;
1765
		if (!entry)
L
Linus Torvalds 已提交
1766
			continue;
1767
		printk(KERN_DEBUG "IRQ%d ", irq);
1768
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1769 1770 1771 1772 1773 1774 1775
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");
}

1776
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1777
{
1778
	int i;
L
Linus Torvalds 已提交
1779

1780 1781 1782 1783 1784 1785
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1786 1787
}

1788
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1789
{
1790
	unsigned int i, v, ver, maxlvt;
1791
	u64 icr;
L
Linus Torvalds 已提交
1792

1793
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1794
		smp_processor_id(), hard_smp_processor_id());
1795
	v = apic_read(APIC_ID);
1796
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1797 1798 1799
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1800
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1801 1802 1803 1804

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1805
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1806 1807 1808 1809 1810
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1811 1812 1813 1814
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1815 1816 1817 1818 1819 1820 1821 1822 1823
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1824 1825
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1826 1827 1828 1829
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1830 1831 1832 1833
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1834
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1835
	printk(KERN_DEBUG "... APIC TMR field:\n");
1836
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1837
	printk(KERN_DEBUG "... APIC IRR field:\n");
1838
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1839

1840 1841
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1842
			apic_write(APIC_ESR, 0);
1843

L
Linus Torvalds 已提交
1844 1845 1846 1847
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1848
	icr = apic_icr_read();
1849 1850
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1887 1888 1889
	printk("\n");
}

1890
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1891
{
1892 1893
	int cpu;

1894 1895 1896
	if (!maxcpu)
		return;

1897
	preempt_disable();
1898 1899 1900
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1901
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1902
	}
1903
	preempt_enable();
L
Linus Torvalds 已提交
1904 1905
}

1906
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1907 1908 1909 1910
{
	unsigned int v;
	unsigned long flags;

1911
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1912 1913 1914 1915
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1916
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1917 1918 1919 1920 1921 1922 1923

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1924 1925
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1926
	v = inb(0xa0) << 8 | inb(0x20);
1927 1928
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1929

1930
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1931 1932 1933 1934 1935 1936 1937

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1956
{
1957 1958 1959
	if (apic_verbosity == APIC_QUIET)
		return 0;

1960
	print_PIC();
1961 1962

	/* don't print out if apic is not there */
1963
	if (!cpu_has_apic && !apic_from_smp_config())
1964 1965
		return 0;

1966
	print_local_APICs(show_lapic);
1967
	print_IO_APICs();
1968 1969 1970 1971

	return 0;
}

1972
late_initcall(print_ICs);
1973

L
Linus Torvalds 已提交
1974

Y
Yinghai Lu 已提交
1975 1976 1977
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1978
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1979
{
1980
	int i8259_apic, i8259_pin;
1981
	int apic;
1982

1983
	if (!legacy_pic->nr_legacy_irqs)
1984 1985
		return;

1986
	for(apic = 0; apic < nr_ioapics; apic++) {
1987 1988
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1989
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1990
			struct IO_APIC_route_entry entry;
1991
			entry = ioapic_read_entry(apic, pin);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2040
	if (!legacy_pic->nr_legacy_irqs)
2041 2042
		return;

2043
	/*
2044
	 * If the i8259 is routed through an IOAPIC
2045
	 * Put that IOAPIC in virtual wire mode
2046
	 * so legacy interrupts can be delivered.
2047 2048 2049
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
2050
	 * IOAPIC RTE as well as interrupt-remapping table entry).
2051
	 * As this gets called during crash dump, keep this simple for now.
2052
	 */
2053
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2054 2055 2056 2057 2058 2059 2060 2061 2062
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2063
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2064
		entry.vector          = 0;
2065
		entry.dest            = read_apic_id();
2066 2067 2068 2069

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2070
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2071
	}
2072

2073 2074 2075
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2076
	if (cpu_has_apic || apic_from_smp_config())
2077 2078
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2079 2080
}

2081
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2082 2083 2084 2085 2086 2087
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2088
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2089 2090 2091
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2092
	int ioapic_idx;
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098 2099 2100
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2101
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2102 2103 2104 2105

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2106
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
2107
		/* Read the register 0 value */
2108
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2109
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2110
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2111

2112
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2113

2114
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2115
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2116
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2117 2118
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2119
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2120 2121 2122 2123 2124 2125 2126
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2127
		if (apic->check_apicid_used(&phys_id_present_map,
2128
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2129
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2130
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2131 2132 2133 2134 2135 2136 2137 2138
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2139
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2140 2141
		} else {
			physid_mask_t tmp;
2142
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2143
						    &tmp);
L
Linus Torvalds 已提交
2144 2145
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2146
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2147 2148 2149 2150 2151 2152 2153
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2154
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2155
			for (i = 0; i < mp_irq_entries; i++)
2156 2157
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2158
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2159 2160

		/*
2161 2162
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2163
		 */
2164
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2165 2166
			continue;

L
Linus Torvalds 已提交
2167 2168
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2169
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2170

2171
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2172
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2173
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2174
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2175 2176 2177 2178

		/*
		 * Sanity check
		 */
2179
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2180
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2181
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2182
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2183 2184 2185 2186 2187
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2203
#endif
L
Linus Torvalds 已提交
2204

2205
int no_timer_check __initdata;
2206 2207 2208 2209 2210 2211 2212 2213

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2214 2215 2216 2217 2218 2219 2220 2221
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2222
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2223 2224
{
	unsigned long t1 = jiffies;
2225
	unsigned long flags;
L
Linus Torvalds 已提交
2226

2227 2228 2229
	if (no_timer_check)
		return 1;

2230
	local_save_flags(flags);
L
Linus Torvalds 已提交
2231 2232 2233
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2234
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2235 2236 2237 2238 2239 2240 2241 2242

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2243 2244

	/* jiffies wrap? */
2245
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2272

2273
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2274
{
2275
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2276 2277
	unsigned long flags;

2278
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2279
	if (irq < legacy_pic->nr_legacy_irqs) {
2280
		legacy_pic->mask(irq);
2281
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2282 2283
			was_pending = 1;
	}
2284
	__unmask_ioapic(data->chip_data);
2285
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2286 2287 2288 2289

	return was_pending;
}

2290
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2291
{
2292
	struct irq_cfg *cfg = data->chip_data;
2293 2294
	unsigned long flags;

2295
	raw_spin_lock_irqsave(&vector_lock, flags);
2296
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2297
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2298 2299 2300

	return 1;
}
2301

2302 2303 2304 2305 2306 2307 2308 2309
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2310

2311
#ifdef CONFIG_SMP
2312
void send_cleanup_vector(struct irq_cfg *cfg)
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2328
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2329 2330 2331 2332 2333
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2334
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2335 2336 2337 2338 2339 2340 2341 2342
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2343
		if (!irq_remapped(cfg))
2344 2345 2346 2347 2348 2349 2350 2351 2352
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2353
 * Either sets data->affinity to a valid value, and returns
2354
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2355
 * leaves data->affinity untouched.
2356
 */
2357 2358
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2359
{
2360
	struct irq_cfg *cfg = data->chip_data;
2361 2362

	if (!cpumask_intersects(mask, cpu_online_mask))
2363
		return -1;
2364

2365
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2366
		return -1;
2367

2368
	cpumask_copy(data->affinity, mask);
2369

2370
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2371
	return 0;
2372 2373
}

2374
static int
2375 2376
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2377
{
2378
	unsigned int dest, irq = data->irq;
2379
	unsigned long flags;
2380
	int ret;
2381

2382
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2383
	ret = __ioapic_set_affinity(data, mask, &dest);
2384
	if (!ret) {
2385 2386
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2387
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2388
	}
2389
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2390
	return ret;
2391 2392
}

2393
#ifdef CONFIG_IRQ_REMAP
2394

2395 2396 2397
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2398 2399
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2400
 *
2401 2402 2403 2404
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2405 2406 2407
 *
 * As the migration is a simple atomic update of IRTE, the same mechanism
 * is used to migrate MSI irq's in the presence of interrupt-remapping.
2408
 */
2409
static int
2410 2411
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2412
{
2413 2414
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2415
	struct irte irte;
2416

2417
	if (!cpumask_intersects(mask, cpu_online_mask))
2418
		return -EINVAL;
2419

2420
	if (get_irte(irq, &irte))
2421
		return -EBUSY;
2422

Y
Yinghai Lu 已提交
2423
	if (assign_irq_vector(irq, cfg, mask))
2424
		return -EBUSY;
2425

2426
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2427 2428 2429 2430 2431

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
2432 2433
	 * Atomically updates the IRTE with the new destination, vector
	 * and flushes the interrupt entry cache.
2434 2435 2436
	 */
	modify_irte(irq, &irte);

2437 2438 2439 2440 2441
	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
2442 2443
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2444

2445
	cpumask_copy(data->affinity, mask);
2446
	return 0;
2447 2448
}

2449
#else
2450 2451 2452
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2453
{
2454
	return 0;
2455
}
2456 2457 2458 2459 2460
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2461

2462 2463
	ack_APIC_irq();
	irq_enter();
2464
	exit_idle();
2465 2466 2467 2468

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2469
		unsigned int irr;
2470 2471
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2472
		irq = __this_cpu_read(vector_irq[vector]);
2473

2474 2475 2476
		if (irq == -1)
			continue;

2477 2478 2479 2480 2481
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2482
		raw_spin_lock(&desc->lock);
2483

2484 2485 2486 2487 2488 2489 2490
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2491
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2492 2493
			goto unlock;

2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2506
		__this_cpu_write(vector_irq[vector], -1);
2507
unlock:
2508
		raw_spin_unlock(&desc->lock);
2509 2510 2511 2512 2513
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2514
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2515
{
2516
	unsigned me;
2517

2518
	if (likely(!cfg->move_in_progress))
2519 2520 2521
		return;

	me = smp_processor_id();
2522

2523
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2524
		send_cleanup_vector(cfg);
2525
}
2526

T
Thomas Gleixner 已提交
2527
static void irq_complete_move(struct irq_cfg *cfg)
2528
{
T
Thomas Gleixner 已提交
2529
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2530 2531 2532 2533
}

void irq_force_complete_move(int irq)
{
2534
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2535

2536 2537 2538
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2539
	__irq_complete_move(cfg, cfg->vector);
2540
}
2541
#else
T
Thomas Gleixner 已提交
2542
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2543
#endif
Y
Yinghai Lu 已提交
2544

2545
static void ack_apic_edge(struct irq_data *data)
2546
{
2547
	irq_complete_move(data->chip_data);
2548
	irq_move_irq(data);
2549 2550 2551
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2552 2553
atomic_t irq_mis_count;

2554
#ifdef CONFIG_GENERIC_PENDING_IRQ
2555 2556
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2557
	/* If we are moving the irq we need to mask it */
2558
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2559
		mask_ioapic(cfg);
2560
		return true;
2561
	}
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2609 2610
#endif

2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2621
	/*
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2652
	 */
Y
Yinghai Lu 已提交
2653
	i = cfg->vector;
Y
Yinghai Lu 已提交
2654 2655
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2656 2657 2658 2659 2660 2661
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2662 2663 2664 2665 2666 2667 2668
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2669 2670 2671
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2672
		eoi_ioapic_irq(irq, cfg);
2673 2674
	}

2675
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2676
}
2677

2678
#ifdef CONFIG_IRQ_REMAP
2679
static void ir_ack_apic_edge(struct irq_data *data)
2680
{
2681
	ack_APIC_irq();
2682 2683
}

2684
static void ir_ack_apic_level(struct irq_data *data)
2685
{
2686
	ack_APIC_irq();
2687
	eoi_ioapic_irq(data->irq, data->chip_data);
2688
}
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704

static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
{
	seq_printf(p, " IR-%s", data->chip->name);
}

static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
	chip->irq_print_chip = ir_print_prefix;
	chip->irq_ack = ir_ack_apic_edge;
	chip->irq_eoi = ir_ack_apic_level;

#ifdef CONFIG_SMP
	chip->irq_set_affinity = ir_ioapic_set_affinity;
#endif
}
2705
#endif /* CONFIG_IRQ_REMAP */
2706

2707
static struct irq_chip ioapic_chip __read_mostly = {
2708 2709 2710 2711 2712 2713
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2714
#ifdef CONFIG_SMP
2715
	.irq_set_affinity	= ioapic_set_affinity,
2716
#endif
2717
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2718 2719 2720 2721
};

static inline void init_IO_APIC_traps(void)
{
2722
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2723
	unsigned int irq;
L
Linus Torvalds 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2736
	for_each_active_irq(irq) {
2737
		cfg = irq_get_chip_data(irq);
2738
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2739 2740 2741 2742 2743
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2744 2745
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2746
			else
L
Linus Torvalds 已提交
2747
				/* Strange. Oh, well.. */
2748
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2749 2750 2751 2752
		}
	}
}

2753 2754 2755
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2756

2757
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2758 2759 2760 2761
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2762
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2763 2764
}

2765
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2766
{
2767
	unsigned long v;
L
Linus Torvalds 已提交
2768

2769
	v = apic_read(APIC_LVT0);
2770
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2771
}
L
Linus Torvalds 已提交
2772

2773
static void ack_lapic_irq(struct irq_data *data)
2774 2775 2776 2777
{
	ack_APIC_irq();
}

2778
static struct irq_chip lapic_chip __read_mostly = {
2779
	.name		= "local-APIC",
2780 2781 2782
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2783 2784
};

2785
static void lapic_register_intr(int irq)
2786
{
2787
	irq_clear_status_flags(irq, IRQ_LEVEL);
2788
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2789 2790 2791
				      "edge");
}

L
Linus Torvalds 已提交
2792 2793 2794 2795 2796 2797 2798
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2799
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2800
{
2801
	int apic, pin, i;
L
Linus Torvalds 已提交
2802 2803 2804
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2805
	pin  = find_isa_irq_pin(8, mp_INT);
2806 2807 2808 2809
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2810
	apic = find_isa_irq_apic(8, mp_INT);
2811 2812
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2813
		return;
2814
	}
L
Linus Torvalds 已提交
2815

2816
	entry0 = ioapic_read_entry(apic, pin);
2817
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2818 2819 2820 2821 2822

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2823
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2824 2825 2826 2827 2828
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2829
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2846
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2847

2848
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2849 2850
}

Y
Yinghai Lu 已提交
2851
static int disable_timer_pin_1 __initdata;
2852
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2853
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2854 2855 2856 2857
{
	disable_timer_pin_1 = 1;
	return 0;
}
2858
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2859 2860 2861

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2862 2863 2864 2865 2866
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2867 2868
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2869
 */
2870
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2871
{
2872
	struct irq_cfg *cfg = irq_get_chip_data(0);
2873
	int node = cpu_to_node(0);
2874
	int apic1, pin1, apic2, pin2;
2875
	unsigned long flags;
2876
	int no_pin1 = 0;
2877 2878

	local_irq_save(flags);
2879

L
Linus Torvalds 已提交
2880 2881 2882
	/*
	 * get/set the timer IRQ vector:
	 */
2883
	legacy_pic->mask(0);
2884
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2885 2886

	/*
2887 2888 2889 2890 2891 2892 2893
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2894
	 */
2895
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2896
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2897

2898 2899 2900 2901
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2902

2903 2904
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2905
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2906

2907 2908 2909 2910 2911 2912 2913 2914
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2915 2916
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2917 2918 2919 2920 2921 2922 2923 2924
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2925 2926 2927 2928
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2929
		if (no_pin1) {
2930
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2931
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2932
		} else {
2933
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2934 2935 2936 2937 2938 2939 2940
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2941
				unmask_ioapic(cfg);
2942
		}
L
Linus Torvalds 已提交
2943
		if (timer_irq_works()) {
2944 2945
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2946
			goto out;
L
Linus Torvalds 已提交
2947
		}
2948 2949
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2950
		local_irq_disable();
2951
		clear_IO_APIC_pin(apic1, pin1);
2952
		if (!no_pin1)
2953 2954
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2955

2956 2957 2958 2959
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2960 2961 2962
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2963
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2964
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2965
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2966
		if (timer_irq_works()) {
2967
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2968
			timer_through_8259 = 1;
2969
			goto out;
L
Linus Torvalds 已提交
2970 2971 2972 2973
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2974
		local_irq_disable();
2975
		legacy_pic->mask(0);
2976
		clear_IO_APIC_pin(apic2, pin2);
2977
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2978 2979
	}

2980 2981
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2982

2983
	lapic_register_intr(0);
2984
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2985
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2986 2987

	if (timer_irq_works()) {
2988
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2989
		goto out;
L
Linus Torvalds 已提交
2990
	}
Y
Yinghai Lu 已提交
2991
	local_irq_disable();
2992
	legacy_pic->mask(0);
2993
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2994
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2995

2996 2997
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2998

2999 3000
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3001
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3002 3003 3004 3005

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3006
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3007
		goto out;
L
Linus Torvalds 已提交
3008
	}
Y
Yinghai Lu 已提交
3009
	local_irq_disable();
3010
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
3011 3012 3013 3014
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
3015
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3016
		"report.  Then try booting with the 'noapic' option.\n");
3017 3018
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3019 3020 3021
}

/*
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3037
 */
3038
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3039 3040 3041

void __init setup_IO_APIC(void)
{
3042 3043 3044 3045

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3046
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3047

3048
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3049
	/*
3050 3051
         * Set up IO-APIC IRQ routing.
         */
3052 3053
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3054 3055 3056
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3057
	if (legacy_pic->nr_legacy_irqs)
3058
		check_timer();
L
Linus Torvalds 已提交
3059 3060 3061
}

/*
L
Lucas De Marchi 已提交
3062
 *      Called after all the initialization is done. If we didn't find any
3063
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3064
 */
3065

L
Linus Torvalds 已提交
3066 3067
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3068 3069 3070
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3071 3072 3073 3074
}

late_initcall(io_apic_bug_finalize);

3075
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3076 3077 3078
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3079

3080
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3081 3082 3083 3084
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3085
	}
3086
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3087
}
L
Linus Torvalds 已提交
3088

3089 3090
static void ioapic_resume(void)
{
3091
	int ioapic_idx;
3092

3093 3094
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
3095 3096

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3097 3098
}

3099
static struct syscore_ops ioapic_syscore_ops = {
3100
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3101 3102 3103
	.resume = ioapic_resume,
};

3104
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3105
{
3106 3107
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3108 3109 3110
	return 0;
}

3111
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3112

3113
/*
3114
 * Dynamic irq allocate and deallocation
3115
 */
3116
unsigned int create_irq_nr(unsigned int from, int node)
3117
{
3118
	struct irq_cfg *cfg;
3119
	unsigned long flags;
3120 3121
	unsigned int ret = 0;
	int irq;
3122

3123 3124
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
3125

3126 3127 3128 3129 3130 3131 3132
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3133
	}
3134

3135 3136 3137 3138
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3139

3140
	if (ret) {
3141
		irq_set_chip_data(irq, cfg);
3142 3143 3144 3145 3146
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3147 3148
}

Y
Yinghai Lu 已提交
3149 3150
int create_irq(void)
{
3151
	int node = cpu_to_node(0);
3152
	unsigned int irq_want;
3153 3154
	int irq;

3155
	irq_want = nr_irqs_gsi;
3156
	irq = create_irq_nr(irq_want, node);
3157 3158 3159 3160 3161

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3162 3163
}

3164 3165
void destroy_irq(unsigned int irq)
{
3166
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3167 3168
	unsigned long flags;

3169
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3170

3171
	if (irq_remapped(cfg))
3172
		free_irte(irq);
3173
	raw_spin_lock_irqsave(&vector_lock, flags);
3174
	__clear_irq_vector(irq, cfg);
3175
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3176
	free_irq_at(irq, cfg);
3177 3178
}

3179
/*
S
Simon Arlott 已提交
3180
 * MSI message composition
3181 3182
 */
#ifdef CONFIG_PCI_MSI
3183 3184
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3185
{
3186 3187
	struct irq_cfg *cfg;
	int err;
3188 3189
	unsigned dest;

J
Jan Beulich 已提交
3190 3191 3192
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3193
	cfg = irq_cfg(irq);
3194
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3195 3196
	if (err)
		return err;
3197

3198
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3199

3200
	if (irq_remapped(cfg)) {
3201 3202 3203 3204 3205 3206 3207
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3208
		prepare_irte(&irte, cfg->vector, dest);
3209

3210
		/* Set source-id of interrupt request */
3211 3212 3213 3214
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3215

3216 3217 3218 3219 3220 3221 3222 3223
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3224
	} else {
3225 3226 3227 3228 3229 3230
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3231 3232
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3233
			((apic->irq_dest_mode == 0) ?
3234 3235
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3236
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3237 3238 3239
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3240

3241 3242 3243
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3244
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3245 3246 3247 3248
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3249
	return err;
3250 3251
}

3252
#ifdef CONFIG_SMP
3253 3254
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3255
{
3256
	struct irq_cfg *cfg = data->chip_data;
3257 3258 3259
	struct msi_msg msg;
	unsigned int dest;

3260
	if (__ioapic_set_affinity(data, mask, &dest))
3261
		return -1;
3262

3263
	__get_cached_msi_msg(data->msi_desc, &msg);
3264 3265

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3266
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3267 3268 3269
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3270
	__write_msi_msg(data->msi_desc, &msg);
3271 3272

	return 0;
3273
}
3274
#endif /* CONFIG_SMP */
3275

3276 3277 3278 3279 3280
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3281 3282 3283 3284
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3285
#ifdef CONFIG_SMP
3286
	.irq_set_affinity	= msi_set_affinity,
3287
#endif
3288
	.irq_retrigger		= ioapic_retrigger_irq,
3289 3290
};

3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3312
		       pci_name(dev));
3313 3314 3315 3316
		return -ENOSPC;
	}
	return index;
}
3317

Y
Yinghai Lu 已提交
3318
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3319
{
3320
	struct irq_chip *chip = &msi_chip;
3321
	struct msi_msg msg;
3322
	int ret;
3323

3324
	ret = msi_compose_msg(dev, irq, &msg, -1);
3325 3326 3327
	if (ret < 0)
		return ret;

3328
	irq_set_msi_desc(irq, msidesc);
3329 3330
	write_msi_msg(irq, &msg);

3331
	if (irq_remapped(irq_get_chip_data(irq))) {
3332
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3333
		irq_remap_modify_chip_defaults(chip);
3334 3335 3336
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3337

Y
Yinghai Lu 已提交
3338 3339
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3340 3341 3342
	return 0;
}

S
Stefano Stabellini 已提交
3343
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3344
{
3345 3346
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3347
	struct msi_desc *msidesc;
3348
	struct intel_iommu *iommu = NULL;
3349

3350 3351 3352 3353
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3354
	node = dev_to_node(&dev->dev);
3355
	irq_want = nr_irqs_gsi;
3356
	sub_handle = 0;
3357
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3358
		irq = create_irq_nr(irq_want, node);
3359 3360
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3361
		irq_want = irq + 1;
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3389
		ret = setup_msi_irq(dev, msidesc, irq);
3390 3391 3392 3393 3394
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3395 3396

error:
3397 3398
	destroy_irq(irq);
	return ret;
3399 3400
}

S
Stefano Stabellini 已提交
3401
void native_teardown_msi_irq(unsigned int irq)
3402
{
3403
	destroy_irq(irq);
3404 3405
}

3406
#ifdef CONFIG_DMAR_TABLE
3407
#ifdef CONFIG_SMP
3408 3409 3410
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3411
{
3412 3413
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3414 3415
	struct msi_msg msg;

3416
	if (__ioapic_set_affinity(data, mask, &dest))
3417
		return -1;
3418 3419 3420 3421 3422 3423 3424

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3425
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3426 3427

	dmar_msi_write(irq, &msg);
3428 3429

	return 0;
3430
}
Y
Yinghai Lu 已提交
3431

3432 3433
#endif /* CONFIG_SMP */

3434
static struct irq_chip dmar_msi_type = {
3435 3436 3437 3438
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3439
#ifdef CONFIG_SMP
3440
	.irq_set_affinity	= dmar_msi_set_affinity,
3441
#endif
3442
	.irq_retrigger		= ioapic_retrigger_irq,
3443 3444 3445 3446 3447 3448
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3449

3450
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3451 3452 3453
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3454 3455
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3456 3457 3458 3459
	return 0;
}
#endif

3460 3461 3462
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3463 3464
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3465
{
3466
	struct irq_cfg *cfg = data->chip_data;
3467 3468 3469
	struct msi_msg msg;
	unsigned int dest;

3470
	if (__ioapic_set_affinity(data, mask, &dest))
3471
		return -1;
3472

3473
	hpet_msi_read(data->handler_data, &msg);
3474 3475 3476 3477 3478 3479

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3480
	hpet_msi_write(data->handler_data, &msg);
3481 3482

	return 0;
3483
}
Y
Yinghai Lu 已提交
3484

3485 3486
#endif /* CONFIG_SMP */

3487
static struct irq_chip hpet_msi_type = {
3488
	.name = "HPET_MSI",
3489 3490
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3491
	.irq_ack = ack_apic_edge,
3492
#ifdef CONFIG_SMP
3493
	.irq_set_affinity = hpet_msi_set_affinity,
3494
#endif
3495
	.irq_retrigger = ioapic_retrigger_irq,
3496 3497
};

3498
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3499
{
3500
	struct irq_chip *chip = &hpet_msi_type;
3501
	struct msi_msg msg;
3502
	int ret;
3503

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3517 3518 3519
	if (ret < 0)
		return ret;

3520
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3521
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3522
	if (irq_remapped(irq_get_chip_data(irq)))
3523
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3524

3525
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3526 3527 3528 3529
	return 0;
}
#endif

3530
#endif /* CONFIG_PCI_MSI */
3531 3532 3533 3534 3535 3536 3537
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3538
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3539
{
3540 3541
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3542

3543
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3544
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3545

3546
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3547
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3548

3549
	write_ht_irq_msg(irq, &msg);
3550 3551
}

3552 3553
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3554
{
3555
	struct irq_cfg *cfg = data->chip_data;
3556 3557
	unsigned int dest;

3558
	if (__ioapic_set_affinity(data, mask, &dest))
3559
		return -1;
3560

3561
	target_ht_irq(data->irq, dest, cfg->vector);
3562
	return 0;
3563
}
Y
Yinghai Lu 已提交
3564

3565 3566
#endif

3567
static struct irq_chip ht_irq_chip = {
3568 3569 3570 3571
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3572
#ifdef CONFIG_SMP
3573
	.irq_set_affinity	= ht_set_affinity,
3574
#endif
3575
	.irq_retrigger		= ioapic_retrigger_irq,
3576 3577 3578 3579
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3580 3581
	struct irq_cfg *cfg;
	int err;
3582

J
Jan Beulich 已提交
3583 3584 3585
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3586
	cfg = irq_cfg(irq);
3587
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3588
	if (!err) {
3589
		struct ht_irq_msg msg;
3590 3591
		unsigned dest;

3592 3593
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3594

3595
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3596

3597 3598
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3599
			HT_IRQ_LOW_DEST_ID(dest) |
3600
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3601
			((apic->irq_dest_mode == 0) ?
3602 3603 3604
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3605
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3606 3607 3608 3609
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3610
		write_ht_irq_msg(irq, &msg);
3611

3612
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3613
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3614 3615

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3616
	}
3617
	return err;
3618 3619 3620
}
#endif /* CONFIG_HT_IRQ */

3621
static int
3622 3623 3624 3625 3626 3627 3628 3629 3630
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3631
		setup_ioapic_irq(irq, cfg, attr);
3632 3633 3634
	return ret;
}

3635 3636
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3637
{
3638
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3639 3640 3641
	int ret;

	/* Avoid redundant programming */
3642
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3643
		pr_debug("Pin %d-%d already programmed\n",
3644
			 mpc_ioapic_id(ioapic_idx), pin);
3645 3646 3647 3648
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3649
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3650 3651 3652
	return ret;
}

3653
static int __init io_apic_get_redir_entries(int ioapic)
3654 3655 3656 3657
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3658
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3659
	reg_01.raw = io_apic_read(ioapic, 1);
3660
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3661

3662 3663 3664 3665 3666
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3667 3668
}

3669
static void __init probe_nr_irqs_gsi(void)
3670
{
3671
	int nr;
3672

3673
	nr = gsi_top + NR_IRQS_LEGACY;
3674
	if (nr > nr_irqs_gsi)
3675
		nr_irqs_gsi = nr;
3676 3677

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3678 3679
}

3680 3681 3682 3683 3684
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3685 3686 3687 3688
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3689 3690
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3691

Y
Yinghai Lu 已提交
3692 3693 3694 3695 3696 3697 3698 3699
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3700 3701
		nr_irqs = nr;

3702
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3703 3704
}

3705 3706
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3707 3708 3709 3710 3711
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3712
			    irq_attr->ioapic);
3713 3714 3715
		return -EINVAL;
	}

3716
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3717

3718
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3719 3720
}

3721
#ifdef CONFIG_X86_32
3722
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3723 3724 3725 3726 3727 3728 3729 3730
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3731 3732
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3733
	 * supports up to 16 on one shared APIC bus.
3734
	 *
L
Linus Torvalds 已提交
3735 3736 3737 3738 3739
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3740
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3741

3742
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3743
	reg_00.raw = io_apic_read(ioapic, 0);
3744
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3745 3746 3747 3748 3749 3750 3751 3752

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3753
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3754 3755
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3756
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3757 3758

		for (i = 0; i < get_physical_broadcast(); i++) {
3759
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3770
	}
L
Linus Torvalds 已提交
3771

3772
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3773 3774 3775 3776 3777
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3778
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3779 3780
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3781
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3782 3783

		/* Sanity check */
3784 3785 3786 3787
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3788 3789 3790 3791 3792 3793 3794
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3812
		__set_bit(mpc_ioapic_id(i), used);
3813 3814 3815 3816 3817
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3818
#endif
L
Linus Torvalds 已提交
3819

3820
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3821 3822 3823 3824
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3825
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3826
	reg_01.raw = io_apic_read(ioapic, 1);
3827
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3828 3829 3830 3831

	return reg_01.bits.version;
}

3832
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3833
{
3834
	int ioapic, pin, idx;
3835 3836 3837 3838

	if (skip_ioapic_setup)
		return -1;

3839 3840
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3841 3842
		return -1;

3843 3844 3845 3846 3847 3848
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3849 3850
		return -1;

3851 3852
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3853 3854 3855
	return 0;
}

3856 3857 3858
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3859
 * so mask in all cases should simply be apic->target_cpus()
3860 3861 3862 3863
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3864
	int pin, ioapic, irq, irq_entry;
3865
	const struct cpumask *mask;
3866
	struct irq_data *idata;
3867 3868 3869 3870

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3871
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3872
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3873 3874 3875 3876
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3877

E
Eric W. Biederman 已提交
3878 3879 3880
		if ((ioapic > 0) && (irq > 16))
			continue;

3881
		idata = irq_get_irq_data(irq);
3882

3883 3884 3885
		/*
		 * Honour affinities which have been set in early boot
		 */
3886 3887
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3888 3889
		else
			mask = apic->target_cpus();
3890

3891
		if (intr_remapping_enabled)
3892
			ir_ioapic_set_affinity(idata, mask, false);
3893
		else
3894
			ioapic_set_affinity(idata, mask, false);
3895
	}
3896

3897 3898 3899
}
#endif

3900 3901 3902 3903
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3904
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3920
	mem += sizeof(struct resource) * nr_ioapics;
3921

3922 3923 3924
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3925
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3926
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3927 3928 3929 3930 3931 3932 3933
	}

	ioapic_resources = res;

	return res;
}

3934
void __init ioapic_and_gsi_init(void)
3935 3936 3937 3938 3939
{
	io_apic_ops.init();
}

static void __init __ioapic_init_mappings(void)
3940 3941
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3942
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3943
	int i;
3944

3945
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3946 3947
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3948
			ioapic_phys = mpc_ioapic_addr(i);
3949
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3950 3951 3952 3953 3954 3955 3956 3957 3958
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3959
#endif
3960
		} else {
3961
#ifdef CONFIG_X86_32
3962
fake_ioapic_page:
3963
#endif
3964
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3965 3966 3967
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3968 3969 3970
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3971
		idx++;
3972

3973
		ioapic_res->start = ioapic_phys;
3974
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3975
		ioapic_res++;
3976
	}
3977 3978

	probe_nr_irqs_gsi();
3979 3980
}

3981
void __init ioapic_insert_resources(void)
3982 3983 3984 3985 3986
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3987
		if (nr_ioapics > 0)
3988 3989
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3990
		return;
3991 3992 3993 3994 3995 3996 3997
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3998

3999
int mp_find_ioapic(u32 gsi)
4000 4001 4002
{
	int i = 0;

4003 4004 4005
	if (nr_ioapics == 0)
		return -1;

4006 4007
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
4008 4009 4010
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
4011 4012
			return i;
	}
4013

4014 4015 4016 4017
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4018
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4019
{
4020 4021
	struct mp_ioapic_gsi *gsi_cfg;

4022 4023
	if (WARN_ON(ioapic == -1))
		return -1;
4024 4025 4026

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
4027 4028
		return -1;

4029
	return gsi - gsi_cfg->gsi_base;
4030 4031
}

4032
static __init int bad_ioapic(unsigned long address)
4033 4034
{
	if (nr_ioapics >= MAX_IO_APICS) {
4035 4036
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
4037 4038 4039
		return 1;
	}
	if (!address) {
4040
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
4041 4042
		return 1;
	}
4043 4044 4045
	return 0;
}

4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

4065 4066 4067
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4068
	int entries;
4069
	struct mp_ioapic_gsi *gsi_cfg;
4070 4071 4072 4073 4074 4075

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

4076 4077 4078
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
4079 4080

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
4081 4082 4083 4084 4085 4086

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

4087 4088
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
4089 4090 4091 4092 4093

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4094
	entries = io_apic_get_redir_entries(idx);
4095 4096 4097
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
4098 4099 4100 4101

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
4102
	ioapics[idx].nr_registers = entries;
4103

4104 4105
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
4106

4107 4108 4109 4110
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
4111 4112 4113

	nr_ioapics++;
}
4114 4115 4116 4117

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4118
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4119 4120 4121

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4122 4123
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4124 4125 4126
#endif
	setup_local_APIC();

4127
	io_apic_setup_irq_pin(0, 0, &attr);
4128 4129
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4130
}