intel_uncore.c 51.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35

36 37 38 39 40 41 42
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
43
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
44
{
45
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
56 57
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
58
{
59
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
74
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
88
}
89

90
static inline void
91
fw_domain_wait_ack(const struct drm_i915_private *i915,
92
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102
fw_domain_put(const struct drm_i915_private *i915,
103
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
106 107
}

108
static void
109
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
110
{
111
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
112
	unsigned int tmp;
113

C
Chris Wilson 已提交
114 115 116
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
117 118
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
119
	}
120

C
Chris Wilson 已提交
121
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
122
		fw_domain_wait_ack(i915, d);
123

124
	i915->uncore.fw_domains_active |= fw_domains;
125
}
126

127
static void
128
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
129 130
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
131 132 133
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
134

135
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
136
		fw_domain_put(i915, d);
137

138
	i915->uncore.fw_domains_active &= ~fw_domains;
139
}
140

141
static void
142 143
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
144 145
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
146
	unsigned int tmp;
147

C
Chris Wilson 已提交
148
	if (!fw_domains)
149
		return;
150

C
Chris Wilson 已提交
151 152 153
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
154
		fw_domain_reset(i915, d);
155 156 157 158 159 160 161 162 163 164 165 166 167
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
168
					      enum forcewake_domains fw_domains)
169 170
{
	fw_domains_get(dev_priv, fw_domains);
171

172
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
173
	__gen6_gt_wait_for_thread_c0(dev_priv);
174 175
}

176 177 178 179 180 181 182
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

183
static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
184
{
185
	u32 n;
186

187 188
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
189
	if (IS_VALLEYVIEW(dev_priv))
190 191 192 193 194 195 196 197 198 199
		n = fifo_free_entries(dev_priv);
	else
		n = dev_priv->uncore.fifo_count;

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
200 201 202
		}
	}

203
	dev_priv->uncore.fifo_count = n - 1;
204 205
}

206 207
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
208
{
209 210
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
211 212
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
213
	unsigned long irqflags;
Z
Zhe Wang 已提交
214

215
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
216

217 218 219
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

220
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
221 222 223
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

224
	if (--domain->wake_count == 0)
225
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
226

227
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
228 229

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
230 231
}

232 233
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
234
{
235
	unsigned long irqflags;
236
	struct intel_uncore_forcewake_domain *domain;
237
	int retry_count = 100;
238
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
239

240 241 242 243 244
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
245 246
		unsigned int tmp;

247
		active_domains = 0;
Z
Zhe Wang 已提交
248

C
Chris Wilson 已提交
249
		for_each_fw_domain(domain, dev_priv, tmp) {
250
			smp_store_mb(domain->active, false);
251
			if (hrtimer_cancel(&domain->timer) == 0)
252
				continue;
Z
Zhe Wang 已提交
253

254
			intel_uncore_fw_release_timer(&domain->timer);
255
		}
256

257
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
258

C
Chris Wilson 已提交
259
		for_each_fw_domain(domain, dev_priv, tmp) {
260
			if (hrtimer_active(&domain->timer))
261
				active_domains |= domain->mask;
262
		}
263

264 265
		if (active_domains == 0)
			break;
266

267 268 269 270
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
271

272 273 274
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
275

276 277
	WARN_ON(active_domains);

278
	fw = dev_priv->uncore.fw_domains_active;
279 280
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
281

282
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
283

284 285 286 287
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

288
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
289
			dev_priv->uncore.fifo_count =
290
				fifo_free_entries(dev_priv);
291 292
	}

293
	if (!restore)
294
		assert_forcewakes_inactive(dev_priv);
295

296
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
297 298
}

M
Mika Kuoppala 已提交
299 300 301 302 303 304 305 306 307 308 309 310
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

311
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
312
{
313 314 315
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
316 317
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
318
	 */
M
Mika Kuoppala 已提交
319 320
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
321

M
Mika Kuoppala 已提交
322
	return gen9_edram_size(dev_priv);
323
}
324

325 326 327 328 329 330 331 332 333
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
334
		 * set up */
335 336
	} else {
		dev_priv->edram_cap = 0;
337
	}
338 339 340 341

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
342 343
}

344
static bool
345
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
346 347 348 349 350 351 352 353 354 355 356 357
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

358 359 360 361 362 363 364 365 366 367 368 369 370 371
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

387 388 389
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
390 391
	bool ret = false;

392
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
393
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
394 395

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
396 397 398 399
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
		ret |= gen6_check_for_fifo_debug(dev_priv);
400

401
	return ret;
402 403
}

404
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
405 406
					  bool restore_forcewake)
{
407 408 409
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
410

411
	/* WaDisableShadowRegForCpd:chv */
412
	if (IS_CHERRYVIEW(dev_priv)) {
413 414 415 416 417 418
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

419
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
420 421
}

422
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
423
{
424 425
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
426 427 428 429 430 431
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
432 433
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
434
	i915_check_and_clear_faults(dev_priv);
435 436
}

437
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
438
{
439
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
440

441
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
442
	intel_sanitize_gt_powersave(dev_priv);
443 444
}

445 446 447 448
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
449
	unsigned int tmp;
450 451 452

	fw_domains &= dev_priv->uncore.fw_domains;

453 454
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
		if (domain->wake_count++) {
455
			fw_domains &= ~domain->mask;
456 457 458
			domain->active = true;
		}
	}
459

460
	if (fw_domains)
461 462 463
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

464 465 466 467 468 469 470 471 472 473 474 475
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
476
 */
477
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
478
				enum forcewake_domains fw_domains)
479 480 481
{
	unsigned long irqflags;

482 483 484
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

485
	assert_rpm_wakelock_held(dev_priv);
486

487
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
488
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
489 490 491
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

492
/**
493
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
494
 * @dev_priv: i915 device instance
495
 * @fw_domains: forcewake domains to get reference on
496
 *
497 498
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
499
 */
500 501 502
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
503
	lockdep_assert_held(&dev_priv->uncore.lock);
504 505 506 507 508 509 510 511 512

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
513
{
514
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
515
	unsigned int tmp;
516

517 518
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
519
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
520 521 522
		if (WARN_ON(domain->wake_count == 0))
			continue;

523 524
		if (--domain->wake_count) {
			domain->active = true;
525
			continue;
526
		}
527

528
		fw_domain_arm_timer(domain);
529
	}
530
}
531

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
550 551 552
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

553 554 555 556 557 558 559 560 561 562 563
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
564
	lockdep_assert_held(&dev_priv->uncore.lock);
565 566 567 568 569 570 571

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

572
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
573 574 575 576
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

577
	WARN_ON(dev_priv->uncore.fw_domains_active);
578 579
}

580
/* We give fast paths for the really cool registers */
581
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
582

583 584 585 586 587 588 589 590 591 592
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
593
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
594 595 596 597 598 599 600 601 602
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

622
static enum forcewake_domains
623
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
624
{
T
Tvrtko Ursulin 已提交
625
	const struct intel_forcewake_range *entry;
626

T
Tvrtko Ursulin 已提交
627 628 629
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
630
			fw_range_cmp);
631

632 633 634 635 636 637 638 639
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
640 641 642 643
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
644

T
Tvrtko Ursulin 已提交
645
#define HAS_FWTABLE(dev_priv) \
646
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
647 648 649
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

650
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
651 652 653 654 655 656
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
657
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
658 659
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
660

T
Tvrtko Ursulin 已提交
661
#define __fwtable_reg_read_fw_domains(offset) \
662 663
({ \
	enum forcewake_domains __fwd = 0; \
664
	if (NEEDS_FORCE_WAKE((offset))) \
665
		__fwd = find_fw_domain(dev_priv, offset); \
666 667 668
	__fwd; \
})

669
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
670
static const i915_reg_t gen8_shadowed_regs[] = {
671 672 673 674 675 676
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
677 678 679
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
680
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
681
{
T
Tvrtko Ursulin 已提交
682
	u32 offset = i915_mmio_reg_offset(*reg);
683

T
Tvrtko Ursulin 已提交
684
	if (key < offset)
685
		return -1;
T
Tvrtko Ursulin 已提交
686
	else if (key > offset)
687 688 689 690 691
		return 1;
	else
		return 0;
}

692 693
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
694
	const i915_reg_t *regs = gen8_shadowed_regs;
695

T
Tvrtko Ursulin 已提交
696 697
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
698 699 700 701 702 703 704 705 706 707 708 709
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

710
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
711 712
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
713
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
714
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
715
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
716
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
717
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
718
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
719 720
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
721
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
722 723
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
724 725 726 727 728
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
729

730
#define __fwtable_reg_write_fw_domains(offset) \
731 732
({ \
	enum forcewake_domains __fwd = 0; \
733
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
734
		__fwd = find_fw_domain(dev_priv, offset); \
735 736 737
	__fwd; \
})

738
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
739
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
740
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
741 742
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
743
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
744
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
745
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
746
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
747
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
748
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
749
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
750
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
751
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
752
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
753
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
754
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
758
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
762
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
764
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
766
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
767
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
768
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
769
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
770
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
771 772
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
773

774 775 776 777 778 779
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
780
	__raw_i915_write32(dev_priv, MI_MODE, 0);
781 782 783
}

static void
784 785 786 787
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
788
{
789 790 791
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
792
		 i915_mmio_reg_offset(reg)))
793
		i915.mmio_debug--; /* Only report the first N failures */
794 795
}

796 797 798 799 800 801 802 803 804 805 806 807
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

808
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
809
	u##x val = 0; \
810
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
811

812
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
813 814 815
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

816
#define __gen2_read(x) \
817
static u##x \
818
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
819
	GEN2_READ_HEADER(x); \
820
	val = __raw_i915_read##x(dev_priv, reg); \
821
	GEN2_READ_FOOTER; \
822 823 824 825
}

#define __gen5_read(x) \
static u##x \
826
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
827
	GEN2_READ_HEADER(x); \
828 829
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
830
	GEN2_READ_FOOTER; \
831 832
}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
849
	u32 offset = i915_mmio_reg_offset(reg); \
850 851
	unsigned long irqflags; \
	u##x val = 0; \
852
	assert_rpm_wakelock_held(dev_priv); \
853 854
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
855 856

#define GEN6_READ_FOOTER \
857
	unclaimed_reg_debug(dev_priv, reg, true, false); \
858 859 860 861
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

862 863
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
864 865
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
866 867 868
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
869

C
Chris Wilson 已提交
870
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
871 872 873 874 875 876 877 878
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
879 880 881
	if (WARN_ON(!fw_domains))
		return;

882 883 884
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
885

886 887
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
888 889
}

890
#define __gen_read(func, x) \
891
static u##x \
892
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
893
	enum forcewake_domains fw_engine; \
894
	GEN6_READ_HEADER(x); \
895
	fw_engine = __##func##_reg_read_fw_domains(offset); \
896
	if (fw_engine) \
897
		__force_wake_auto(dev_priv, fw_engine); \
898
	val = __raw_i915_read##x(dev_priv, reg); \
899
	GEN6_READ_FOOTER; \
900
}
901 902
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
903

904 905 906 907
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
908 909 910 911 912
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

913
#undef __fwtable_read
914
#undef __gen6_read
915 916
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
917

918
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
919
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
920
	assert_rpm_wakelock_held(dev_priv); \
921

922
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
923

924
#define __gen2_write(x) \
925
static void \
926
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
927
	GEN2_WRITE_HEADER; \
928
	__raw_i915_write##x(dev_priv, reg, val); \
929
	GEN2_WRITE_FOOTER; \
930 931 932 933
}

#define __gen5_write(x) \
static void \
934
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
935
	GEN2_WRITE_HEADER; \
936 937
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
938
	GEN2_WRITE_FOOTER; \
939 940
}

941 942 943 944 945 946 947 948 949 950 951 952 953 954
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
955
	u32 offset = i915_mmio_reg_offset(reg); \
956 957
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
958
	assert_rpm_wakelock_held(dev_priv); \
959 960
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
961 962

#define GEN6_WRITE_FOOTER \
963
	unclaimed_reg_debug(dev_priv, reg, false, false); \
964 965
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

966 967
#define __gen6_write(x) \
static void \
968
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
969
	GEN6_WRITE_HEADER; \
970 971
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
972
	__raw_i915_write##x(dev_priv, reg, val); \
973
	GEN6_WRITE_FOOTER; \
974 975
}

976
#define __gen_write(func, x) \
977
static void \
978
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
979
	enum forcewake_domains fw_engine; \
980
	GEN6_WRITE_HEADER; \
981
	fw_engine = __##func##_reg_write_fw_domains(offset); \
982
	if (fw_engine) \
983
		__force_wake_auto(dev_priv, fw_engine); \
984
	__raw_i915_write##x(dev_priv, reg, val); \
985
	GEN6_WRITE_FOOTER; \
986
}
987 988
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
989

990 991 992
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
993 994 995
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
996 997 998 999
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1000
#undef __fwtable_write
1001
#undef __gen8_write
1002
#undef __gen6_write
1003 1004
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1005

1006
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1007
do { \
1008 1009 1010
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1011 1012
} while (0)

1013
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1014
do { \
1015 1016 1017 1018
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1019 1020
} while (0)

1021 1022

static void fw_domain_init(struct drm_i915_private *dev_priv,
1023
			   enum forcewake_domain_id domain_id,
1024 1025
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1036 1037 1038
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1039 1040 1041 1042 1043 1044
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1045 1046 1047 1048
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1049
	d->mask = BIT(domain_id);
1050

1051 1052
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1053

1054
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1055

1056
	fw_domain_reset(dev_priv, d);
1057 1058
}

1059
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1060
{
1061
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1062 1063
		return;

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1075
	if (INTEL_GEN(dev_priv) >= 9) {
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1086
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1087
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1088
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1089 1090 1091 1092
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1093
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1094 1095
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1096
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1097 1098
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1099
	} else if (IS_IVYBRIDGE(dev_priv)) {
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1111 1112
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1113
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1114

1115 1116
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1117 1118 1119
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1120
		 */
1121 1122 1123 1124

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1125 1126
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1127

1128
		spin_lock_irq(&dev_priv->uncore.lock);
1129
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1130
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1131
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1132
		spin_unlock_irq(&dev_priv->uncore.lock);
1133

1134
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1135 1136
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1137 1138
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1139
		}
1140
	} else if (IS_GEN6(dev_priv)) {
1141
		dev_priv->uncore.funcs.force_wake_get =
1142
			fw_domains_get_with_thread_status;
1143
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1144 1145
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1146
	}
1147 1148 1149

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1150 1151
}

1152 1153 1154 1155 1156 1157 1158
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1185
void intel_uncore_init(struct drm_i915_private *dev_priv)
1186
{
1187
	i915_check_vgpu(dev_priv);
1188

1189
	intel_uncore_edram_detect(dev_priv);
1190 1191
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1192

1193
	dev_priv->uncore.unclaimed_mmio_check = 1;
1194 1195
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1196

1197
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1198 1199
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1200
	} else if (IS_GEN5(dev_priv)) {
1201 1202
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1203
	} else if (IS_GEN(dev_priv, 6, 7)) {
1204
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1205 1206 1207

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1208
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1209
		} else {
1210
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1211
		}
1212
	} else if (IS_GEN8(dev_priv)) {
1213
		if (IS_CHERRYVIEW(dev_priv)) {
1214
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1215 1216
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1217 1218

		} else {
1219 1220
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1221
		}
1222 1223
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1224 1225
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1226
	}
1227

1228 1229 1230
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1231
	i915_check_and_clear_faults(dev_priv);
1232 1233
}

1234
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1235
{
1236 1237 1238
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1239
	/* Paranoia: make sure we have disabled everything before we exit. */
1240 1241
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1242 1243
}

1244
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1245

1246
static const struct register_whitelist {
1247
	i915_reg_t offset_ldw, offset_udw;
1248
	uint32_t size;
1249 1250
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1251
} whitelist[] = {
1252 1253 1254
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1255 1256 1257 1258 1259
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1260
	struct drm_i915_private *dev_priv = to_i915(dev);
1261 1262
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1263
	unsigned size;
1264
	i915_reg_t offset_ldw, offset_udw;
1265
	int i, ret = 0;
1266 1267

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1268
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1269
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1270 1271 1272 1273 1274 1275
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1276 1277 1278 1279
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1280 1281
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1282
	size = entry->size;
1283
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1284

1285 1286
	intel_runtime_pm_get(dev_priv);

1287 1288
	switch (size) {
	case 8 | 1:
1289
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1290
		break;
1291
	case 8:
1292
		reg->val = I915_READ64(offset_ldw);
1293 1294
		break;
	case 4:
1295
		reg->val = I915_READ(offset_ldw);
1296 1297
		break;
	case 2:
1298
		reg->val = I915_READ16(offset_ldw);
1299 1300
		break;
	case 1:
1301
		reg->val = I915_READ8(offset_ldw);
1302 1303
		break;
	default:
1304 1305
		ret = -EINVAL;
		goto out;
1306 1307
	}

1308 1309 1310
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1311 1312
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
static void gen3_stop_rings(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, dev_priv, id) {
		const u32 base = engine->mmio_base;
		const i915_reg_t mode = RING_MI_MODE(base);

		I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING));
		if (intel_wait_for_register_fw(dev_priv,
					       mode,
					       MODE_IDLE,
					       MODE_IDLE,
					       500))
			DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n",
					 engine->name);

		I915_WRITE_FW(RING_CTL(base), 0);
		I915_WRITE_FW(RING_HEAD(base), 0);
		I915_WRITE_FW(RING_TAIL(base), 0);

		/* Check acts as a post */
		if (I915_READ_FW(RING_HEAD(base)) != 0)
			DRM_DEBUG_DRIVER("%s: ring head not parked\n",
					 engine->name);
	}
}

1342
static bool i915_reset_complete(struct pci_dev *pdev)
1343 1344
{
	u8 gdrst;
1345

1346
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1347
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1348 1349
}

1350
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1351
{
1352
	struct pci_dev *pdev = dev_priv->drm.pdev;
1353

V
Ville Syrjälä 已提交
1354
	/* assert reset for at least 20 usec */
1355
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1356
	usleep_range(50, 200);
1357
	pci_write_config_byte(pdev, I915_GDRST, 0);
1358

1359
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1360 1361
}

1362
static bool g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1363 1364
{
	u8 gdrst;
1365

1366
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1367
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1368 1369
}

1370
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1371
{
1372
	struct pci_dev *pdev = dev_priv->drm.pdev;
1373

1374 1375 1376
	/* Stop engines before we reset; see g4x_do_reset() below for why. */
	gen3_stop_rings(dev_priv);

1377 1378
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1379 1380
}

1381
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1382
{
1383
	struct pci_dev *pdev = dev_priv->drm.pdev;
1384 1385 1386
	int ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
1387 1388
	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1389 1390
	POSTING_READ(VDECCLK_GATE_D);

1391 1392 1393 1394 1395 1396
	/* We stop engines, otherwise we might get failed reset and a
	 * dead gpu (on elk).
	 * WaMediaResetMainRingCleanup:ctg,elk (presumably)
	 */
	gen3_stop_rings(dev_priv);

1397
	pci_write_config_byte(pdev, I915_GDRST,
1398
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1399
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1400 1401
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
1402
		goto out;
1403
	}
1404

1405 1406 1407 1408 1409 1410 1411
	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret =  wait_for(g4x_reset_complete(pdev), 500);
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1412

1413
out:
1414
	pci_write_config_byte(pdev, I915_GDRST, 0);
1415 1416 1417 1418 1419

	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1420
	return ret;
1421 1422
}

1423 1424
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1425 1426 1427
{
	int ret;

1428
	I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1429 1430 1431
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1432 1433 1434 1435
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1436

1437
	I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1438 1439 1440
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1441 1442 1443 1444
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}
1445

1446
out:
1447
	I915_WRITE(ILK_GDSR, 0);
1448 1449
	POSTING_READ(ILK_GDSR);
	return ret;
1450 1451
}

1452 1453 1454
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1455
{
1456 1457
	int err;

1458 1459 1460 1461
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1462
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1463

1464
	/* Wait for the device to ack the reset requests */
1465
	err = intel_wait_for_register_fw(dev_priv,
1466 1467
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1468 1469 1470 1471 1472
	if (err)
		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
				 hw_domain_mask);

	return err;
1473 1474 1475 1476
}

/**
 * gen6_reset_engines - reset individual engines
1477
 * @dev_priv: i915 device
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1488 1489
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1505 1506
		unsigned int tmp;

1507
		hw_mask = 0;
1508
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1509 1510 1511 1512
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1513

1514
	intel_uncore_forcewake_reset(dev_priv, true);
1515

1516 1517 1518
	return ret;
}

1519
/**
1520
 * __intel_wait_for_register_fw - wait until register matches expected state
1521 1522 1523 1524
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1525 1526 1527
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1528 1529
 *
 * This routine waits until the target register @reg contains the expected
1530 1531 1532 1533
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1534
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1535
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1536
 * must be not larger than 20,0000 microseconds.
1537 1538 1539 1540 1541 1542 1543 1544
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1545 1546
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1547 1548 1549 1550
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1551
				 u32 *out_value)
1552
{
1553
	u32 uninitialized_var(reg_value);
1554 1555 1556
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1557
	/* Catch any overuse of this function */
1558 1559
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1560

1561 1562
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1563
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1564
	if (ret && slow_timeout_ms)
1565
		ret = wait_for(done, slow_timeout_ms);
1566

1567 1568
	if (out_value)
		*out_value = reg_value;
1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1583 1584 1585 1586
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1587 1588 1589 1590 1591 1592
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1593 1594 1595
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1596
{
1597 1598 1599 1600
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	might_sleep();

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
					   2, 0, NULL);

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1613 1614 1615 1616 1617
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1618 1619
}

1620
static int gen8_reset_engine_start(struct intel_engine_cs *engine)
1621
{
1622
	struct drm_i915_private *dev_priv = engine->i915;
1623 1624 1625 1626 1627
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1628 1629 1630 1631 1632
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1633 1634 1635 1636 1637 1638
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

1639
static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
1640
{
1641
	struct drm_i915_private *dev_priv = engine->i915;
1642 1643 1644

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1645 1646
}

1647 1648
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1649 1650
{
	struct intel_engine_cs *engine;
1651
	unsigned int tmp;
1652

1653
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1654
		if (gen8_reset_engine_start(engine))
1655 1656
			goto not_ready;

1657
	return gen6_reset_engines(dev_priv, engine_mask);
1658 1659

not_ready:
1660
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1661
		gen8_reset_engine_cancel(engine);
1662 1663 1664 1665

	return -EIO;
}

1666 1667 1668
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1669
{
1670 1671 1672
	if (!i915.reset)
		return NULL;

1673
	if (INTEL_INFO(dev_priv)->gen >= 8)
1674
		return gen8_reset_engines;
1675
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1676
		return gen6_reset_engines;
1677
	else if (IS_GEN5(dev_priv))
1678
		return ironlake_do_reset;
1679
	else if (IS_G4X(dev_priv))
1680
		return g4x_do_reset;
1681
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1682
		return g33_do_reset;
1683
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1684
		return i915_do_reset;
1685
	else
1686 1687 1688
		return NULL;
}

1689
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1690
{
1691
	reset_func reset;
1692
	int retry;
1693
	int ret;
1694

1695 1696
	might_sleep();

1697
	reset = intel_get_gpu_reset(dev_priv);
1698
	if (reset == NULL)
1699
		return -ENODEV;
1700

1701 1702 1703 1704
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1705 1706 1707 1708 1709 1710 1711
	for (retry = 0; retry < 3; retry++) {
		ret = reset(dev_priv, engine_mask);
		if (ret != -ETIMEDOUT)
			break;

		cond_resched();
	}
1712 1713 1714
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1715 1716
}

1717
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1718
{
1719
	return intel_get_gpu_reset(dev_priv) != NULL;
1720 1721
}

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
/*
 * When GuC submission is enabled, GuC manages ELSP and can initiate the
 * engine reset too. For now, fall back to full GPU reset if it is enabled.
 */
bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
{
	return (dev_priv->info.has_reset_engine &&
		!dev_priv->guc.execbuf_client &&
		i915.reset >= 2);
}

1733 1734 1735 1736
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;

1737
	if (!HAS_GUC(dev_priv))
1738 1739 1740 1741 1742 1743 1744 1745 1746
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1747
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1748
{
1749
	return check_for_unclaimed_mmio(dev_priv);
1750
}
1751

1752
bool
1753 1754 1755 1756
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1757
		return false;
1758 1759 1760 1761 1762 1763 1764

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1765
		return true;
1766
	}
1767 1768

	return false;
1769
}
1770 1771 1772 1773 1774

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1775
	u32 offset = i915_mmio_reg_offset(reg);
1776 1777
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1778 1779 1780 1781 1782 1783 1784
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1796
	u32 offset = i915_mmio_reg_offset(reg);
1797 1798
	enum forcewake_domains fw_domains;

1799 1800 1801 1802 1803
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1804
		fw_domains = FORCEWAKE_RENDER;
1805 1806 1807
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1837 1838 1839
	if (intel_vgpu_active(dev_priv))
		return 0;

1840 1841 1842 1843 1844 1845 1846 1847
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1848 1849

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1850
#include "selftests/mock_uncore.c"
1851 1852
#include "selftests/intel_uncore.c"
#endif