intel_uncore.c 46.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118 119 120
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_wait_ack(d);
	}
}
121

122
static void
123
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
124 125
{
	struct intel_uncore_forcewake_domain *d;
126

127
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
128 129 130 131
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
132

133 134 135 136 137 138
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
139
	for_each_fw_domain(d, dev_priv) {
140 141 142 143 144 145
		fw_domain_posting_read(d);
		break;
	}
}

static void
146
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
147 148 149
{
	struct intel_uncore_forcewake_domain *d;

150 151
	if (dev_priv->uncore.fw_domains == 0)
		return;
152

153
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
170
					      enum forcewake_domains fw_domains)
171 172
{
	fw_domains_get(dev_priv, fw_domains);
173

174
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
175
	__gen6_gt_wait_for_thread_c0(dev_priv);
176 177 178 179 180
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
181 182

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
183 184
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
185 186
}

187
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
188
				     enum forcewake_domains fw_domains)
189
{
190
	fw_domains_put(dev_priv, fw_domains);
191 192 193
	gen6_gt_check_fifodbg(dev_priv);
}

194 195 196 197 198 199 200
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

201 202 203 204
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

205 206
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
207
	if (IS_VALLEYVIEW(dev_priv))
208
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
209

210 211
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
212 213
		u32 fifo = fifo_free_entries(dev_priv);

214 215
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
216
			fifo = fifo_free_entries(dev_priv);
217 218 219 220 221 222 223 224 225 226
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

227 228
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
229
{
230 231
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
232
	unsigned long irqflags;
Z
Zhe Wang 已提交
233

234
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
235

236 237 238 239 240 241 242 243 244
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
245 246

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
247 248
}

249
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
250
{
251
	struct drm_i915_private *dev_priv = dev->dev_private;
252
	unsigned long irqflags;
253
	struct intel_uncore_forcewake_domain *domain;
254 255
	int retry_count = 100;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
256

257 258 259 260 261 262
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
263

264
		for_each_fw_domain(domain, dev_priv) {
265
			if (hrtimer_cancel(&domain->timer) == 0)
266
				continue;
Z
Zhe Wang 已提交
267

268
			intel_uncore_fw_release_timer(&domain->timer);
269
		}
270

271
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
272

273
		for_each_fw_domain(domain, dev_priv) {
274
			if (hrtimer_active(&domain->timer))
275
				active_domains |= domain->mask;
276
		}
277

278 279
		if (active_domains == 0)
			break;
280

281 282 283 284
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
285

286 287 288
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
289

290 291
	WARN_ON(active_domains);

292
	for_each_fw_domain(domain, dev_priv)
293
		if (domain->wake_count)
294
			fw |= domain->mask;
295 296 297

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
298

299
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
300

301 302 303 304 305 306
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
307
				fifo_free_entries(dev_priv);
308 309
	}

310
	if (!restore)
311
		assert_forcewakes_inactive(dev_priv);
312

313
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
314 315
}

316
static void intel_uncore_ellc_detect(struct drm_device *dev)
317 318 319
{
	struct drm_i915_private *dev_priv = dev->dev_private;

320 321
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
322
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
323 324 325 326 327 328 329 330
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
331 332
}

333
static bool
334
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
335 336 337 338 339 340 341 342 343 344 345 346
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

373 374 375 376 377
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

378 379 380
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
381

382 383 384 385 386
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

387 388 389 390 391 392 393 394
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

395
	intel_uncore_forcewake_reset(dev, restore_forcewake);
396 397
}

398 399 400 401 402 403
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

404 405
void intel_uncore_sanitize(struct drm_device *dev)
{
406 407
	i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);

408 409 410 411
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

412 413 414 415 416 417 418 419 420 421
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

422
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
423
		if (domain->wake_count++)
424
			fw_domains &= ~domain->mask;
425 426 427 428 429 430
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

431 432 433 434 435 436 437 438 439 440 441 442
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
443
 */
444
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
445
				enum forcewake_domains fw_domains)
446 447 448
{
	unsigned long irqflags;

449 450 451
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

452
	assert_rpm_wakelock_held(dev_priv);
453

454
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
455
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
456 457 458
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

459
/**
460
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
461
 * @dev_priv: i915 device instance
462
 * @fw_domains: forcewake domains to get reference on
463
 *
464 465
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
466
 */
467 468 469 470 471 472 473 474 475 476 477 478 479
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
480
{
481
	struct intel_uncore_forcewake_domain *domain;
482

483 484 485
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

486 487
	fw_domains &= dev_priv->uncore.fw_domains;

488
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
489 490 491 492 493 494
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

495
		fw_domain_arm_timer(domain);
496
	}
497
}
498

499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
517 518 519
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

539
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
540
{
541 542
	struct intel_uncore_forcewake_domain *domain;

543 544 545
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

546
	for_each_fw_domain(domain, dev_priv)
547
		WARN_ON(domain->wake_count);
548 549
}

550
/* We give fast paths for the really cool registers */
551
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
552

553
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
554

555 556 557 558 559 560 561 562 563 564 565 566 567
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
568
	 REG_RANGE((reg), 0x5200, 0x8000) || \
569
	 REG_RANGE((reg), 0x8300, 0x8500) || \
570
	 REG_RANGE((reg), 0xB000, 0xB480) || \
571 572 573 574 575 576 577 578
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
579
	 REG_RANGE((reg), 0x30000, 0x38000))
580 581 582 583 584 585

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
586
	 REG_RANGE((reg), 0xF000, 0x10000))
587

588
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
589
	REG_RANGE((reg), 0xB00,  0x2000)
590 591

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
592 593
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
594
	 REG_RANGE((reg), 0x5200, 0x8000) || \
595
	 REG_RANGE((reg), 0x8140, 0x8160) || \
596 597 598
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
599 600
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
601 602

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
603 604
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
605 606 607 608 609 610 611 612 613
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
614
	((reg) < 0x40000 && \
615 616 617 618 619
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

620 621 622 623 624 625
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
626
	__raw_i915_write32(dev_priv, MI_MODE, 0);
627 628 629
}

static void
630 631 632 633
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
634
{
635 636 637 638 639 640 641 642 643
	/* XXX. We limit the auto arming traces for mmio
	 * debugs on these platforms. There are just too many
	 * revealed by these and CI/Bat suffers from the noise.
	 * Please fix and then re-enable the automatic traces.
	 */
	if (i915.mmio_debug < 2 &&
	    (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
		return;

644 645 646 647 648
	if (WARN(check_for_unclaimed_mmio(dev_priv),
		 "Unclaimed register detected %s %s register 0x%x\n",
		 before ? "before" : "after",
		 read ? "reading" : "writing to",
		 i915_mmio_reg_offset(reg)))
649
		i915.mmio_debug--; /* Only report the first N failures */
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

664
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
665
	u##x val = 0; \
666
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
667

668
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
669 670 671
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

672
#define __gen2_read(x) \
673
static u##x \
674
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
675
	GEN2_READ_HEADER(x); \
676
	val = __raw_i915_read##x(dev_priv, reg); \
677
	GEN2_READ_FOOTER; \
678 679 680 681
}

#define __gen5_read(x) \
static u##x \
682
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
683
	GEN2_READ_HEADER(x); \
684 685
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
686
	GEN2_READ_FOOTER; \
687 688
}

689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
705
	u32 offset = i915_mmio_reg_offset(reg); \
706 707
	unsigned long irqflags; \
	u##x val = 0; \
708
	assert_rpm_wakelock_held(dev_priv); \
709 710
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
711 712

#define GEN6_READ_FOOTER \
713
	unclaimed_reg_debug(dev_priv, reg, true, false); \
714 715 716 717
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

718 719
static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
720 721 722 723 724 725 726
{
	struct intel_uncore_forcewake_domain *domain;

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
727
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
728
		if (domain->wake_count) {
729
			fw_domains &= ~domain->mask;
730 731 732
			continue;
		}

733
		fw_domain_arm_timer(domain);
734 735 736 737 738 739
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

740 741
#define __gen6_read(x) \
static u##x \
742
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
743
	GEN6_READ_HEADER(x); \
744
	if (NEEDS_FORCE_WAKE(offset)) \
745
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
746
	val = __raw_i915_read##x(dev_priv, reg); \
747
	GEN6_READ_FOOTER; \
748 749
}

750 751
#define __vlv_read(x) \
static u##x \
752
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
753
	enum forcewake_domains fw_engine = 0; \
754
	GEN6_READ_HEADER(x); \
755
	if (!NEEDS_FORCE_WAKE(offset)) \
756
		fw_engine = 0; \
757
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
758
		fw_engine = FORCEWAKE_RENDER; \
759
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
760 761
		fw_engine = FORCEWAKE_MEDIA; \
	if (fw_engine) \
762
		__force_wake_auto(dev_priv, fw_engine); \
763
	val = __raw_i915_read##x(dev_priv, reg); \
764
	GEN6_READ_FOOTER; \
765 766
}

767 768
#define __chv_read(x) \
static u##x \
769
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
770
	enum forcewake_domains fw_engine = 0; \
771
	GEN6_READ_HEADER(x); \
772
	if (!NEEDS_FORCE_WAKE(offset)) \
773
		fw_engine = 0; \
774
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
775
		fw_engine = FORCEWAKE_RENDER; \
776
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
777
		fw_engine = FORCEWAKE_MEDIA; \
778
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
779 780
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
781
		__force_wake_auto(dev_priv, fw_engine); \
782
	val = __raw_i915_read##x(dev_priv, reg); \
783
	GEN6_READ_FOOTER; \
784
}
785

786
#define SKL_NEEDS_FORCE_WAKE(reg) \
787
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
788 789 790

#define __gen9_read(x) \
static u##x \
791
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
792
	enum forcewake_domains fw_engine; \
793
	GEN6_READ_HEADER(x); \
794
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
795
		fw_engine = 0; \
796
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
797
		fw_engine = FORCEWAKE_RENDER; \
798
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
799
		fw_engine = FORCEWAKE_MEDIA; \
800
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
801 802 803 804
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
805
		__force_wake_auto(dev_priv, fw_engine); \
806
	val = __raw_i915_read##x(dev_priv, reg); \
807
	GEN6_READ_FOOTER; \
808 809 810 811 812 813
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
814 815 816 817
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
818 819 820 821
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
822 823 824 825 826
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

827
#undef __gen9_read
828
#undef __chv_read
829
#undef __vlv_read
830
#undef __gen6_read
831 832
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
833

834 835 836
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
837
	assert_rpm_device_not_suspended(dev_priv); \
838 839 840 841 842 843 844 845 846
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
847
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
848 849 850 851 852 853 854 855 856 857 858 859 860 861
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

862
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
863
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
864
	assert_rpm_wakelock_held(dev_priv); \
865

866
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
867

868
#define __gen2_write(x) \
869
static void \
870
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
871
	GEN2_WRITE_HEADER; \
872
	__raw_i915_write##x(dev_priv, reg, val); \
873
	GEN2_WRITE_FOOTER; \
874 875 876 877
}

#define __gen5_write(x) \
static void \
878
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
879
	GEN2_WRITE_HEADER; \
880 881
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
882
	GEN2_WRITE_FOOTER; \
883 884
}

885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
901
	u32 offset = i915_mmio_reg_offset(reg); \
902 903
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
904
	assert_rpm_wakelock_held(dev_priv); \
905 906
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
907 908

#define GEN6_WRITE_FOOTER \
909
	unclaimed_reg_debug(dev_priv, reg, false, false); \
910 911
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

912 913
#define __gen6_write(x) \
static void \
914
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
915
	u32 __fifo_ret = 0; \
916
	GEN6_WRITE_HEADER; \
917
	if (NEEDS_FORCE_WAKE(offset)) { \
918 919 920 921 922 923
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
924
	GEN6_WRITE_FOOTER; \
925 926 927 928
}

#define __hsw_write(x) \
static void \
929
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
930
	u32 __fifo_ret = 0; \
931
	GEN6_WRITE_HEADER; \
932
	if (NEEDS_FORCE_WAKE(offset)) { \
933 934
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
935
	__raw_i915_write##x(dev_priv, reg, val); \
936 937 938
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
939
	GEN6_WRITE_FOOTER; \
940
}
941

942
static const i915_reg_t gen8_shadowed_regs[] = {
943 944 945 946 947 948 949 950 951 952
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

953 954
static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
955 956 957
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
958
		if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
959 960 961 962 963 964 965
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
966
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
967
	GEN6_WRITE_HEADER; \
968
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
969
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
970
	__raw_i915_write##x(dev_priv, reg, val); \
971
	GEN6_WRITE_FOOTER; \
972 973
}

974 975
#define __chv_write(x) \
static void \
976
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
977
	enum forcewake_domains fw_engine = 0; \
978
	GEN6_WRITE_HEADER; \
979
	if (!NEEDS_FORCE_WAKE(offset) || \
980
	    is_gen8_shadowed(dev_priv, reg)) \
981
		fw_engine = 0; \
982
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
983
		fw_engine = FORCEWAKE_RENDER; \
984
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
985
		fw_engine = FORCEWAKE_MEDIA; \
986
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
987 988
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
989
		__force_wake_auto(dev_priv, fw_engine); \
990
	__raw_i915_write##x(dev_priv, reg, val); \
991
	GEN6_WRITE_FOOTER; \
992 993
}

994
static const i915_reg_t gen9_shadowed_regs[] = {
Z
Zhe Wang 已提交
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

1007 1008
static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
Z
Zhe Wang 已提交
1009 1010 1011
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
1012
		if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
Z
Zhe Wang 已提交
1013 1014 1015 1016 1017
			return true;

	return false;
}

1018 1019
#define __gen9_write(x) \
static void \
1020
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1021
		bool trace) { \
1022
	enum forcewake_domains fw_engine; \
1023
	GEN6_WRITE_HEADER; \
1024
	if (!SKL_NEEDS_FORCE_WAKE(offset) || \
1025 1026
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
1027
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
1028
		fw_engine = FORCEWAKE_RENDER; \
1029
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
1030
		fw_engine = FORCEWAKE_MEDIA; \
1031
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
1032 1033 1034 1035
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
1036
		__force_wake_auto(dev_priv, fw_engine); \
1037
	__raw_i915_write##x(dev_priv, reg, val); \
1038
	GEN6_WRITE_FOOTER; \
1039 1040 1041 1042 1043 1044
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1045 1046 1047 1048
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1049 1050 1051 1052
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1053 1054 1055 1056 1057 1058 1059 1060 1061
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1062
#undef __gen9_write
1063
#undef __chv_write
1064
#undef __gen8_write
1065 1066
#undef __hsw_write
#undef __gen6_write
1067 1068
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1069

1070 1071 1072
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1073
	assert_rpm_device_not_suspended(dev_priv); \
1074 1075 1076 1077 1078 1079 1080
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1081
			  i915_reg_t reg, u##x val, bool trace) { \
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1112 1113

static void fw_domain_init(struct drm_i915_private *dev_priv,
1114
			   enum forcewake_domain_id domain_id,
1115 1116
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1136
		/* WaRsClearFWBitsAtReset:bdw,skl */
1137 1138 1139 1140 1141
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1142
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1143 1144 1145 1146 1147 1148 1149
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1150 1151 1152 1153 1154 1155
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1156 1157
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1158 1159

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1160 1161

	fw_domain_reset(d);
1162 1163
}

1164
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1165 1166 1167
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1168
	if (INTEL_INFO(dev_priv)->gen <= 5)
1169 1170
		return;

Z
Zhe Wang 已提交
1171
	if (IS_GEN9(dev)) {
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1182
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1183
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1184 1185 1186 1187 1188
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1189 1190 1191 1192
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1193
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1194 1195 1196 1197 1198
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1211 1212 1213 1214 1215
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1216 1217
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1218 1219 1220
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1221
		 */
1222 1223 1224 1225

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1226 1227
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1228

1229
		mutex_lock(&dev->struct_mutex);
1230
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1231
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1232
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1233 1234
		mutex_unlock(&dev->struct_mutex);

1235
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1236 1237
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1238 1239
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1240 1241 1242
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1243
			fw_domains_get_with_thread_status;
1244
		dev_priv->uncore.funcs.force_wake_put =
1245 1246 1247
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1248
	}
1249 1250 1251

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1252 1253 1254 1255 1256 1257
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1258 1259
	i915_check_vgpu(dev);

1260 1261 1262
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1263

1264 1265
	dev_priv->uncore.unclaimed_mmio_check = 1;

1266
	switch (INTEL_INFO(dev)->gen) {
1267
	default:
1268 1269 1270 1271 1272
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1273
		if (IS_CHERRYVIEW(dev)) {
1274 1275
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1276 1277

		} else {
1278 1279
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1280
		}
1281
		break;
1282 1283
	case 7:
	case 6:
1284
		if (IS_HASWELL(dev)) {
1285
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1286
		} else {
1287
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1288
		}
1289 1290

		if (IS_VALLEYVIEW(dev)) {
1291
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1292
		} else {
1293
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1294
		}
1295 1296
		break;
	case 5:
1297 1298
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1299 1300 1301 1302
		break;
	case 4:
	case 3:
	case 2:
1303 1304
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1305 1306
		break;
	}
1307

1308 1309 1310 1311 1312
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1313
	i915_check_and_clear_faults(dev);
1314
}
1315 1316
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1317 1318 1319 1320 1321

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1322
	intel_uncore_forcewake_reset(dev, false);
1323 1324
}

1325 1326
#define GEN_RANGE(l, h) GENMASK(h, l)

1327
static const struct register_whitelist {
1328
	i915_reg_t offset_ldw, offset_udw;
1329
	uint32_t size;
1330 1331
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1332
} whitelist[] = {
1333 1334 1335
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1336 1337 1338 1339 1340 1341 1342 1343
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1344
	unsigned size;
1345
	i915_reg_t offset_ldw, offset_udw;
1346
	int i, ret = 0;
1347 1348

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1349
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1350 1351 1352 1353 1354 1355 1356
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1357 1358 1359 1360
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1361 1362
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1363
	size = entry->size;
1364
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1365

1366 1367
	intel_runtime_pm_get(dev_priv);

1368 1369
	switch (size) {
	case 8 | 1:
1370
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1371
		break;
1372
	case 8:
1373
		reg->val = I915_READ64(offset_ldw);
1374 1375
		break;
	case 4:
1376
		reg->val = I915_READ(offset_ldw);
1377 1378
		break;
	case 2:
1379
		reg->val = I915_READ16(offset_ldw);
1380 1381
		break;
	case 1:
1382
		reg->val = I915_READ8(offset_ldw);
1383 1384
		break;
	default:
1385 1386
		ret = -EINVAL;
		goto out;
1387 1388
	}

1389 1390 1391
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1392 1393
}

1394 1395 1396 1397 1398 1399
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1400
	struct intel_context *ctx;
1401 1402
	int ret;

1403 1404 1405
	if (args->flags || args->pad)
		return -EINVAL;

1406
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1407 1408 1409 1410 1411 1412
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1413 1414
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1415
		mutex_unlock(&dev->struct_mutex);
1416
		return PTR_ERR(ctx);
1417
	}
1418
	hs = &ctx->hang_stats;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1433
static int i915_reset_complete(struct drm_device *dev)
1434 1435
{
	u8 gdrst;
1436
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1437
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1438 1439
}

1440
static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
1441
{
V
Ville Syrjälä 已提交
1442
	/* assert reset for at least 20 usec */
1443
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1444
	udelay(20);
1445
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1446

1447
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1448 1449 1450 1451 1452
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1453
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1454
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1455 1456
}

1457
static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
1458 1459 1460 1461 1462
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1463
static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
1464 1465 1466 1467
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1468
	pci_write_config_byte(dev->pdev, I915_GDRST,
1469
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1470
	ret =  wait_for(g4x_reset_complete(dev), 500);
1471 1472 1473 1474 1475 1476 1477
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1478
	pci_write_config_byte(dev->pdev, I915_GDRST,
1479
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1480
	ret =  wait_for(g4x_reset_complete(dev), 500);
1481 1482 1483 1484 1485 1486 1487
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1488
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1489 1490 1491 1492

	return 0;
}

1493
static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
1494 1495 1496 1497
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1498
	I915_WRITE(ILK_GDSR,
1499
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1500
	ret = wait_for((I915_READ(ILK_GDSR) &
1501
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1502 1503 1504
	if (ret)
		return ret;

1505
	I915_WRITE(ILK_GDSR,
1506
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1507
	ret = wait_for((I915_READ(ILK_GDSR) &
1508 1509 1510 1511
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1512
	I915_WRITE(ILK_GDSR, 0);
1513 1514

	return 0;
1515 1516
}

1517 1518 1519
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1520
{
1521
	int ret;
1522 1523 1524 1525 1526

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1527
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1528

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
	/* Spin waiting for the device to ack the reset requests */
	ret = wait_for(ACKED, 500);
#undef ACKED

	return ret;
}

/**
 * gen6_reset_engines - reset individual engines
 * @dev: DRM device
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
		hw_mask = 0;
		for_each_engine_masked(engine, dev_priv, engine_mask)
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1573

1574
	intel_uncore_forcewake_reset(dev, true);
1575

1576 1577 1578
	return ret;
}

1579 1580 1581 1582 1583
static int wait_for_register_fw(struct drm_i915_private *dev_priv,
				i915_reg_t reg,
				const u32 mask,
				const u32 value,
				const unsigned long timeout_ms)
1584
{
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
	int ret;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

	ret = wait_for_register_fw(dev_priv,
				   RING_RESET_CTL(engine->mmio_base),
				   RESET_CTL_READY_TO_RESET,
				   RESET_CTL_READY_TO_RESET,
				   700);
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1613 1614
}

1615
static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
1616 1617 1618 1619
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;

1620
	for_each_engine_masked(engine, dev_priv, engine_mask)
1621
		if (gen8_request_engine_reset(engine))
1622 1623
			goto not_ready;

1624
	return gen6_reset_engines(dev, engine_mask);
1625 1626

not_ready:
1627
	for_each_engine_masked(engine, dev_priv, engine_mask)
1628
		gen8_unrequest_engine_reset(engine);
1629 1630 1631 1632

	return -EIO;
}

1633 1634
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
							  unsigned engine_mask)
1635
{
1636 1637 1638
	if (!i915.reset)
		return NULL;

1639
	if (INTEL_INFO(dev)->gen >= 8)
1640
		return gen8_reset_engines;
1641
	else if (INTEL_INFO(dev)->gen >= 6)
1642
		return gen6_reset_engines;
1643
	else if (IS_GEN5(dev))
1644
		return ironlake_do_reset;
1645
	else if (IS_G4X(dev))
1646
		return g4x_do_reset;
1647
	else if (IS_G33(dev))
1648
		return g33_do_reset;
1649
	else if (INTEL_INFO(dev)->gen >= 3)
1650
		return i915_do_reset;
1651
	else
1652 1653 1654
		return NULL;
}

1655
int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
1656
{
1657
	struct drm_i915_private *dev_priv = to_i915(dev);
1658
	int (*reset)(struct drm_device *, unsigned);
1659
	int ret;
1660 1661 1662

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1663
		return -ENODEV;
1664

1665 1666 1667 1668
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1669
	ret = reset(dev, engine_mask);
1670 1671 1672
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1673 1674 1675 1676 1677
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1678 1679
}

1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

	if (!i915.enable_guc_submission)
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1699
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1700
{
1701
	return check_for_unclaimed_mmio(dev_priv);
1702
}
1703

1704
bool
1705 1706 1707 1708
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1709
		return false;
1710 1711 1712 1713 1714 1715 1716

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1717
		return true;
1718
	}
1719 1720

	return false;
1721
}