intel_uncore.c 53.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
55 56
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
57
{
58
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
59 60
}

61 62
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
63
{
64 65
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
66
			       NSEC_PER_MSEC,
67 68
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
69 70
}

71
static inline void
72
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
73
			 const struct intel_uncore_forcewake_domain *d)
74
{
75
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
76
			     FORCEWAKE_KERNEL) == 0,
77
			    FORCEWAKE_ACK_TIMEOUT_MS))
78 79 80
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
81

82
static inline void
83 84
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
85
{
86
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
87
}
88

89
static inline void
90
fw_domain_wait_ack(const struct drm_i915_private *i915,
91
		   const struct intel_uncore_forcewake_domain *d)
92
{
93
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
94
			     FORCEWAKE_KERNEL),
95
			    FORCEWAKE_ACK_TIMEOUT_MS))
96 97 98
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
99

100
static inline void
101
fw_domain_put(const struct drm_i915_private *i915,
102
	      const struct intel_uncore_forcewake_domain *d)
103
{
104
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
105 106
}

107
static void
108
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
109
{
110
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
111
	unsigned int tmp;
112

C
Chris Wilson 已提交
113 114 115
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
116 117
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
118
	}
119

C
Chris Wilson 已提交
120
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
121
		fw_domain_wait_ack(i915, d);
122

123
	i915->uncore.fw_domains_active |= fw_domains;
124
}
125

126
static void
127
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
128 129
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
130 131 132
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
133

134
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
135
		fw_domain_put(i915, d);
136

137
	i915->uncore.fw_domains_active &= ~fw_domains;
138
}
139

140
static void
141 142
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
143 144
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
145
	unsigned int tmp;
146

C
Chris Wilson 已提交
147
	if (!fw_domains)
148
		return;
149

C
Chris Wilson 已提交
150 151 152
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
153
		fw_domain_reset(i915, d);
154 155 156 157 158 159 160 161 162 163 164 165 166
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
167
					      enum forcewake_domains fw_domains)
168 169
{
	fw_domains_get(dev_priv, fw_domains);
170

171
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
172
	__gen6_gt_wait_for_thread_c0(dev_priv);
173 174 175 176 177
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
178 179

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
180 181
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
182 183
}

184
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
185
				     enum forcewake_domains fw_domains)
186
{
187
	fw_domains_put(dev_priv, fw_domains);
188 189 190
	gen6_gt_check_fifodbg(dev_priv);
}

191 192 193 194 195 196 197
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

198 199 200 201
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

202 203
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
204
	if (IS_VALLEYVIEW(dev_priv))
205
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
206

207 208
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
209 210
		u32 fifo = fifo_free_entries(dev_priv);

211 212
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
213
			fifo = fifo_free_entries(dev_priv);
214 215 216 217 218 219 220 221 222 223
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

224 225
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
226
{
227 228
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
229 230
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
231
	unsigned long irqflags;
Z
Zhe Wang 已提交
232

233
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
234

235
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
236 237 238
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

239
	if (--domain->wake_count == 0)
240
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
241

242
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
243 244

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
245 246
}

247 248
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
249
{
250
	unsigned long irqflags;
251
	struct intel_uncore_forcewake_domain *domain;
252
	int retry_count = 100;
253
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
254

255 256 257 258 259
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
260 261
		unsigned int tmp;

262
		active_domains = 0;
Z
Zhe Wang 已提交
263

C
Chris Wilson 已提交
264
		for_each_fw_domain(domain, dev_priv, tmp) {
265
			if (hrtimer_cancel(&domain->timer) == 0)
266
				continue;
Z
Zhe Wang 已提交
267

268
			intel_uncore_fw_release_timer(&domain->timer);
269
		}
270

271
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
272

C
Chris Wilson 已提交
273
		for_each_fw_domain(domain, dev_priv, tmp) {
274
			if (hrtimer_active(&domain->timer))
275
				active_domains |= domain->mask;
276
		}
277

278 279
		if (active_domains == 0)
			break;
280

281 282 283 284
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
285

286 287 288
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
289

290 291
	WARN_ON(active_domains);

292
	fw = dev_priv->uncore.fw_domains_active;
293 294
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
295

296
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
297

298 299 300 301
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

302
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
303
			dev_priv->uncore.fifo_count =
304
				fifo_free_entries(dev_priv);
305 306
	}

307
	if (!restore)
308
		assert_forcewakes_inactive(dev_priv);
309

310
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
311 312
}

M
Mika Kuoppala 已提交
313 314 315 316 317 318 319 320 321 322 323 324
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

325
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
326
{
327 328 329
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
330 331
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
332
	 */
M
Mika Kuoppala 已提交
333 334
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
335

M
Mika Kuoppala 已提交
336
	return gen9_edram_size(dev_priv);
337
}
338

339 340 341 342 343 344 345 346 347
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
348
		 * set up */
349 350
	} else {
		dev_priv->edram_cap = 0;
351
	}
352 353 354 355

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
356 357
}

358
static bool
359
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
360 361 362 363 364 365 366 367 368 369 370 371
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

398
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
399 400
					  bool restore_forcewake)
{
401 402
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

403 404 405
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
406

407
	/* clear out old GT FIFO errors */
408
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
409 410 411
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

412
	/* WaDisableShadowRegForCpd:chv */
413
	if (IS_CHERRYVIEW(dev_priv)) {
414 415 416 417 418 419
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

420
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
421 422
		info->has_decoupled_mmio = false;

423
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
424 425
}

426
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
427
{
428 429
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
430 431 432 433 434 435
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
436 437
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
438
	i915_check_and_clear_faults(dev_priv);
439 440
}

441
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
442
{
443
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
444

445
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
446
	intel_sanitize_gt_powersave(dev_priv);
447 448
}

449 450 451 452
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
453
	unsigned int tmp;
454 455 456

	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
457
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
458
		if (domain->wake_count++)
459
			fw_domains &= ~domain->mask;
460

461
	if (fw_domains)
462 463 464
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

465 466 467 468 469 470 471 472 473 474 475 476
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
477
 */
478
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
479
				enum forcewake_domains fw_domains)
480 481 482
{
	unsigned long irqflags;

483 484 485
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

486
	assert_rpm_wakelock_held(dev_priv);
487

488
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
489
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
490 491 492
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

493
/**
494
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
495
 * @dev_priv: i915 device instance
496
 * @fw_domains: forcewake domains to get reference on
497
 *
498 499
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
500
 */
501 502 503
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
504
	lockdep_assert_held(&dev_priv->uncore.lock);
505 506 507 508 509 510 511 512 513

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
514
{
515
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
516
	unsigned int tmp;
517

518 519
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
520
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
521 522 523 524 525 526
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

527
		fw_domain_arm_timer(domain);
528
	}
529
}
530

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
549 550 551
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

552 553 554 555 556 557 558 559 560 561 562
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
563
	lockdep_assert_held(&dev_priv->uncore.lock);
564 565 566 567 568 569 570

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

571
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
572 573 574 575
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

576
	WARN_ON(dev_priv->uncore.fw_domains_active);
577 578
}

579
/* We give fast paths for the really cool registers */
580
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
581

582 583 584 585 586 587 588 589 590 591
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
592
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
593 594 595 596 597 598 599 600 601
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

621
static enum forcewake_domains
622
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
623
{
T
Tvrtko Ursulin 已提交
624
	const struct intel_forcewake_range *entry;
625

T
Tvrtko Ursulin 已提交
626 627 628
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
629
			fw_range_cmp);
630

631 632 633 634 635 636 637 638
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
639 640 641 642
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
643

T
Tvrtko Ursulin 已提交
644 645 646 647 648
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

649
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
650 651 652 653 654 655
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
656
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
657 658
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
659

T
Tvrtko Ursulin 已提交
660
#define __fwtable_reg_read_fw_domains(offset) \
661 662
({ \
	enum forcewake_domains __fwd = 0; \
663
	if (NEEDS_FORCE_WAKE((offset))) \
664
		__fwd = find_fw_domain(dev_priv, offset); \
665 666 667
	__fwd; \
})

668
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
669
static const i915_reg_t gen8_shadowed_regs[] = {
670 671 672 673 674 675
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
676 677 678
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
679
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
680
{
T
Tvrtko Ursulin 已提交
681
	u32 offset = i915_mmio_reg_offset(*reg);
682

T
Tvrtko Ursulin 已提交
683
	if (key < offset)
684
		return -1;
T
Tvrtko Ursulin 已提交
685
	else if (key > offset)
686 687 688 689 690
		return 1;
	else
		return 0;
}

691 692
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
693
	const i915_reg_t *regs = gen8_shadowed_regs;
694

T
Tvrtko Ursulin 已提交
695 696
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
697 698 699 700 701 702 703 704 705 706 707 708
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

709
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
710 711
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
712
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
713
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
714
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
715
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
716
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
717
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
718 719
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
720
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
721 722
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
723 724 725 726 727
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
728

729
#define __fwtable_reg_write_fw_domains(offset) \
730 731
({ \
	enum forcewake_domains __fwd = 0; \
732
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
733
		__fwd = find_fw_domain(dev_priv, offset); \
734 735 736
	__fwd; \
})

737
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
738
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
739
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
740 741
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
742
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
743
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
744
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
745
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
746
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
747
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
748
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
749
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
750
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
751
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
752
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
753
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
754
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
755
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
756
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
757
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
758
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
759
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
760
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
761
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
762
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
763
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
764
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
765
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
766
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
767
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
768
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
769
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
770 771
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
772

773 774 775 776 777 778
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
779
	__raw_i915_write32(dev_priv, MI_MODE, 0);
780 781 782
}

static void
783 784 785 786
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
787
{
788 789 790
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
791
		 i915_mmio_reg_offset(reg)))
792
		i915.mmio_debug--; /* Only report the first N failures */
793 794
}

795 796 797 798 799 800 801 802 803 804 805 806
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


867
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
868
	u##x val = 0; \
869
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
870

871
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
872 873 874
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

875
#define __gen2_read(x) \
876
static u##x \
877
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
878
	GEN2_READ_HEADER(x); \
879
	val = __raw_i915_read##x(dev_priv, reg); \
880
	GEN2_READ_FOOTER; \
881 882 883 884
}

#define __gen5_read(x) \
static u##x \
885
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
886
	GEN2_READ_HEADER(x); \
887 888
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
889
	GEN2_READ_FOOTER; \
890 891
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
908
	u32 offset = i915_mmio_reg_offset(reg); \
909 910
	unsigned long irqflags; \
	u##x val = 0; \
911
	assert_rpm_wakelock_held(dev_priv); \
912 913
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
914 915

#define GEN6_READ_FOOTER \
916
	unclaimed_reg_debug(dev_priv, reg, true, false); \
917 918 919 920
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

921 922
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
923 924
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
925 926 927
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
928

C
Chris Wilson 已提交
929
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
930 931 932 933 934 935 936 937
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
938 939 940
	if (WARN_ON(!fw_domains))
		return;

941 942 943
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
944

945 946
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
947 948
}

949
#define __gen_read(func, x) \
950
static u##x \
951
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
952
	enum forcewake_domains fw_engine; \
953
	GEN6_READ_HEADER(x); \
954
	fw_engine = __##func##_reg_read_fw_domains(offset); \
955
	if (fw_engine) \
956
		__force_wake_auto(dev_priv, fw_engine); \
957
	val = __raw_i915_read##x(dev_priv, reg); \
958
	GEN6_READ_FOOTER; \
959
}
960 961
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
962

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
985 986 987 988
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
989 990 991 992 993
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

994
#undef __fwtable_read
995
#undef __gen6_read
996 997
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
998

999
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1000
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1001
	assert_rpm_wakelock_held(dev_priv); \
1002

1003
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1004

1005
#define __gen2_write(x) \
1006
static void \
1007
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1008
	GEN2_WRITE_HEADER; \
1009
	__raw_i915_write##x(dev_priv, reg, val); \
1010
	GEN2_WRITE_FOOTER; \
1011 1012 1013 1014
}

#define __gen5_write(x) \
static void \
1015
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1016
	GEN2_WRITE_HEADER; \
1017 1018
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1019
	GEN2_WRITE_FOOTER; \
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1036
	u32 offset = i915_mmio_reg_offset(reg); \
1037 1038
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1039
	assert_rpm_wakelock_held(dev_priv); \
1040 1041
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1042 1043

#define GEN6_WRITE_FOOTER \
1044
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1045 1046
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1047 1048
#define __gen6_write(x) \
static void \
1049
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1050
	u32 __fifo_ret = 0; \
1051
	GEN6_WRITE_HEADER; \
1052
	if (NEEDS_FORCE_WAKE(offset)) { \
1053 1054 1055 1056 1057 1058
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1059
	GEN6_WRITE_FOOTER; \
1060 1061
}

1062
#define __gen_write(func, x) \
1063
static void \
1064
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1065
	enum forcewake_domains fw_engine; \
1066
	GEN6_WRITE_HEADER; \
1067
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1068
	if (fw_engine) \
1069
		__force_wake_auto(dev_priv, fw_engine); \
1070
	__raw_i915_write##x(dev_priv, reg, val); \
1071
	GEN6_WRITE_FOOTER; \
1072
}
1073 1074
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1075

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1095 1096 1097
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1098 1099 1100
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1101 1102 1103 1104
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1105
#undef __fwtable_write
1106
#undef __gen8_write
1107
#undef __gen6_write
1108 1109
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1126 1127

static void fw_domain_init(struct drm_i915_private *dev_priv,
1128
			   enum forcewake_domain_id domain_id,
1129 1130
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1141 1142 1143
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1144 1145 1146 1147 1148 1149
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1150 1151 1152 1153
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1154
	d->mask = BIT(domain_id);
1155

1156 1157
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1158

1159
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1160

1161
	fw_domain_reset(dev_priv, d);
1162 1163
}

1164
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1165
{
1166
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1167 1168
		return;

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1180
	if (IS_GEN9(dev_priv)) {
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1191
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1192
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1193
		if (!IS_CHERRYVIEW(dev_priv))
1194 1195 1196 1197
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1198 1199 1200 1201
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1202
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1203 1204
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1205
		if (IS_HASWELL(dev_priv))
1206 1207 1208 1209
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1210 1211
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1212
	} else if (IS_IVYBRIDGE(dev_priv)) {
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1224 1225 1226 1227 1228
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1229 1230
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1231 1232 1233
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1234
		 */
1235 1236 1237 1238

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1239 1240
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1241

1242
		spin_lock_irq(&dev_priv->uncore.lock);
1243
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1244
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1245
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_RENDER);
1246
		spin_unlock_irq(&dev_priv->uncore.lock);
1247

1248
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1249 1250
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1251 1252
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1253
		}
1254
	} else if (IS_GEN6(dev_priv)) {
1255
		dev_priv->uncore.funcs.force_wake_get =
1256
			fw_domains_get_with_thread_status;
1257
		dev_priv->uncore.funcs.force_wake_put =
1258 1259 1260
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1261
	}
1262 1263 1264

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1265 1266
}

1267 1268 1269 1270 1271 1272 1273
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1300
void intel_uncore_init(struct drm_i915_private *dev_priv)
1301
{
1302
	i915_check_vgpu(dev_priv);
1303

1304
	intel_uncore_edram_detect(dev_priv);
1305 1306
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1307

1308
	dev_priv->uncore.unclaimed_mmio_check = 1;
1309 1310
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1311

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
	} else if (IS_GEN5(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
	} else if (IS_GEN(dev_priv, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
		} else {
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1326
		}
1327
	} else if (IS_GEN8(dev_priv)) {
1328
		if (IS_CHERRYVIEW(dev_priv)) {
1329
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1330
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1331
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1332 1333

		} else {
1334 1335
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1336
		}
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1348
		}
1349
	}
1350

1351 1352 1353
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1354
	i915_check_and_clear_faults(dev_priv);
1355
}
1356 1357
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1358

1359
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1360
{
1361 1362 1363
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1364
	/* Paranoia: make sure we have disabled everything before we exit. */
1365 1366
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1367 1368
}

1369
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1370

1371
static const struct register_whitelist {
1372
	i915_reg_t offset_ldw, offset_udw;
1373
	uint32_t size;
1374 1375
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1376
} whitelist[] = {
1377 1378 1379
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1380 1381 1382 1383 1384
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1385
	struct drm_i915_private *dev_priv = to_i915(dev);
1386 1387
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1388
	unsigned size;
1389
	i915_reg_t offset_ldw, offset_udw;
1390
	int i, ret = 0;
1391 1392

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1393
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1394
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1395 1396 1397 1398 1399 1400
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1401 1402 1403 1404
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1405 1406
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1407
	size = entry->size;
1408
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1409

1410 1411
	intel_runtime_pm_get(dev_priv);

1412 1413
	switch (size) {
	case 8 | 1:
1414
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1415
		break;
1416
	case 8:
1417
		reg->val = I915_READ64(offset_ldw);
1418 1419
		break;
	case 4:
1420
		reg->val = I915_READ(offset_ldw);
1421 1422
		break;
	case 2:
1423
		reg->val = I915_READ16(offset_ldw);
1424 1425
		break;
	case 1:
1426
		reg->val = I915_READ8(offset_ldw);
1427 1428
		break;
	default:
1429 1430
		ret = -EINVAL;
		goto out;
1431 1432
	}

1433 1434 1435
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1436 1437
}

1438
static int i915_reset_complete(struct pci_dev *pdev)
1439 1440
{
	u8 gdrst;
1441
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1442
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1443 1444
}

1445
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1446
{
1447
	struct pci_dev *pdev = dev_priv->drm.pdev;
1448

V
Ville Syrjälä 已提交
1449
	/* assert reset for at least 20 usec */
1450
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1451
	udelay(20);
1452
	pci_write_config_byte(pdev, I915_GDRST, 0);
1453

1454
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1455 1456
}

1457
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1458 1459
{
	u8 gdrst;
1460
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1461
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1462 1463
}

1464
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1465
{
1466
	struct pci_dev *pdev = dev_priv->drm.pdev;
1467 1468
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1469 1470
}

1471
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1472
{
1473
	struct pci_dev *pdev = dev_priv->drm.pdev;
1474 1475
	int ret;

1476
	pci_write_config_byte(pdev, I915_GDRST,
1477
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1478
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1479 1480 1481 1482 1483 1484 1485
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1486
	pci_write_config_byte(pdev, I915_GDRST,
1487
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1488
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1489 1490 1491 1492 1493 1494 1495
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1496
	pci_write_config_byte(pdev, I915_GDRST, 0);
1497 1498 1499 1500

	return 0;
}

1501 1502
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1503 1504 1505
{
	int ret;

1506
	I915_WRITE(ILK_GDSR,
1507
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1508 1509 1510
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1511 1512 1513
	if (ret)
		return ret;

1514
	I915_WRITE(ILK_GDSR,
1515
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1516 1517 1518
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1519 1520 1521
	if (ret)
		return ret;

1522
	I915_WRITE(ILK_GDSR, 0);
1523 1524

	return 0;
1525 1526
}

1527 1528 1529
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1530 1531 1532 1533 1534
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1535
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1536

1537
	/* Spin waiting for the device to ack the reset requests */
1538 1539 1540
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1541 1542 1543 1544
}

/**
 * gen6_reset_engines - reset individual engines
1545
 * @dev_priv: i915 device
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1556 1557
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1573 1574
		unsigned int tmp;

1575
		hw_mask = 0;
1576
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1577 1578 1579 1580
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1581

1582
	intel_uncore_forcewake_reset(dev_priv, true);
1583

1584 1585 1586
	return ret;
}

1587
/**
1588
 * __intel_wait_for_register_fw - wait until register matches expected state
1589 1590 1591 1592
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1593 1594 1595
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1596 1597
 *
 * This routine waits until the target register @reg contains the expected
1598 1599 1600 1601
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1602
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1603 1604
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
 * must be not larger than 10 microseconds.
1605 1606 1607 1608 1609 1610 1611 1612
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1613 1614
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1615 1616 1617 1618
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1619
				 u32 *out_value)
1620
{
1621 1622 1623 1624
	u32 reg_value;
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1625 1626 1627
	/* Catch any overuse of this function */
	might_sleep_if(fast_timeout_us > 10 || slow_timeout_ms);

1628 1629 1630 1631
	if (fast_timeout_us > 10)
		ret = _wait_for(done, fast_timeout_us, 10);
	else
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1632
	if (ret)
1633 1634 1635
		ret = wait_for(done, slow_timeout_ms);
	if (out_value)
		*out_value = reg_value;
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1649 1650 1651 1652
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1653 1654 1655 1656 1657 1658
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1659 1660 1661
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1662
{
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1676 1677 1678 1679
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1680
	struct drm_i915_private *dev_priv = engine->i915;
1681 1682 1683 1684 1685
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1686 1687 1688 1689 1690
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1691 1692 1693 1694 1695 1696 1697 1698
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1699
	struct drm_i915_private *dev_priv = engine->i915;
1700 1701 1702

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1703 1704
}

1705 1706
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1707 1708
{
	struct intel_engine_cs *engine;
1709
	unsigned int tmp;
1710

1711
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1712
		if (gen8_request_engine_reset(engine))
1713 1714
			goto not_ready;

1715
	return gen6_reset_engines(dev_priv, engine_mask);
1716 1717

not_ready:
1718
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1719
		gen8_unrequest_engine_reset(engine);
1720 1721 1722 1723

	return -EIO;
}

1724 1725 1726
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1727
{
1728 1729 1730
	if (!i915.reset)
		return NULL;

1731
	if (INTEL_INFO(dev_priv)->gen >= 8)
1732
		return gen8_reset_engines;
1733
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1734
		return gen6_reset_engines;
1735
	else if (IS_GEN5(dev_priv))
1736
		return ironlake_do_reset;
1737
	else if (IS_G4X(dev_priv))
1738
		return g4x_do_reset;
1739
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1740
		return g33_do_reset;
1741
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1742
		return i915_do_reset;
1743
	else
1744 1745 1746
		return NULL;
}

1747
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1748
{
1749
	reset_func reset;
1750
	int ret;
1751

1752
	reset = intel_get_gpu_reset(dev_priv);
1753
	if (reset == NULL)
1754
		return -ENODEV;
1755

1756 1757 1758 1759
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1760
	ret = reset(dev_priv, engine_mask);
1761 1762 1763
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1764 1765
}

1766
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1767
{
1768
	return intel_get_gpu_reset(dev_priv) != NULL;
1769 1770
}

1771 1772 1773 1774 1775
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1776
	if (!HAS_GUC(dev_priv))
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1790
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1791
{
1792
	return check_for_unclaimed_mmio(dev_priv);
1793
}
1794

1795
bool
1796 1797 1798 1799
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1800
		return false;
1801 1802 1803 1804 1805 1806 1807

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1808
		return true;
1809
	}
1810 1811

	return false;
1812
}
1813 1814 1815 1816 1817

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1818
	u32 offset = i915_mmio_reg_offset(reg);
1819 1820
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1821 1822 1823 1824 1825 1826 1827
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1839
	u32 offset = i915_mmio_reg_offset(reg);
1840 1841
	enum forcewake_domains fw_domains;

1842 1843 1844 1845 1846
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1847
		fw_domains = FORCEWAKE_RENDER;
1848 1849 1850
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1880 1881 1882
	if (intel_vgpu_active(dev_priv))
		return 0;

1883 1884 1885 1886 1887 1888 1889 1890
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1891 1892 1893 1894

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/intel_uncore.c"
#endif