intel_uncore.c 54.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
65
			       NSEC_PER_MSEC,
66 67
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
141
	for_each_fw_domain(d, dev_priv) {
142 143 144 145 146 147
		fw_domain_posting_read(d);
		break;
	}
}

static void
148
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
149 150 151
{
	struct intel_uncore_forcewake_domain *d;

152 153
	if (dev_priv->uncore.fw_domains == 0)
		return;
154

155
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
172
					      enum forcewake_domains fw_domains)
173 174
{
	fw_domains_get(dev_priv, fw_domains);
175

176
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
177
	__gen6_gt_wait_for_thread_c0(dev_priv);
178 179 180 181 182
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
183 184

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
185 186
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
187 188
}

189
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
190
				     enum forcewake_domains fw_domains)
191
{
192
	fw_domains_put(dev_priv, fw_domains);
193 194 195
	gen6_gt_check_fifodbg(dev_priv);
}

196 197 198 199 200 201 202
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

203 204 205 206
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

207 208
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
209
	if (IS_VALLEYVIEW(dev_priv))
210
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
211

212 213
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
214 215
		u32 fifo = fifo_free_entries(dev_priv);

216 217
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
218
			fifo = fifo_free_entries(dev_priv);
219 220 221 222 223 224 225 226 227 228
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

229 230
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
231
{
232 233
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
234
	struct drm_i915_private *dev_priv = domain->i915;
235
	unsigned long irqflags;
Z
Zhe Wang 已提交
236

237
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
238

239
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
240 241 242
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

243 244 245 246
	if (--domain->wake_count == 0) {
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
		dev_priv->uncore.fw_domains_active &= ~domain->mask;
	}
247

248
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
249 250

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
251 252
}

253 254
void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
				  bool restore)
Z
Zhe Wang 已提交
255
{
256
	unsigned long irqflags;
257
	struct intel_uncore_forcewake_domain *domain;
258
	int retry_count = 100;
259
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
260

261 262 263 264 265 266
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
267

268
		for_each_fw_domain(domain, dev_priv) {
269
			if (hrtimer_cancel(&domain->timer) == 0)
270
				continue;
Z
Zhe Wang 已提交
271

272
			intel_uncore_fw_release_timer(&domain->timer);
273
		}
274

275
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
276

277
		for_each_fw_domain(domain, dev_priv) {
278
			if (hrtimer_active(&domain->timer))
279
				active_domains |= domain->mask;
280
		}
281

282 283
		if (active_domains == 0)
			break;
284

285 286 287 288
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
289

290 291 292
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
293

294 295
	WARN_ON(active_domains);

296
	fw = dev_priv->uncore.fw_domains_active;
297 298
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
299

300
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
301

302 303 304 305
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

306
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
307
			dev_priv->uncore.fifo_count =
308
				fifo_free_entries(dev_priv);
309 310
	}

311
	if (!restore)
312
		assert_forcewakes_inactive(dev_priv);
313

314
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
315 316
}

M
Mika Kuoppala 已提交
317 318 319 320 321 322 323 324 325 326 327 328
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

329
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
330
{
331 332 333
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
334 335
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
336
	 */
M
Mika Kuoppala 已提交
337 338
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
339

M
Mika Kuoppala 已提交
340
	return gen9_edram_size(dev_priv);
341
}
342

343 344 345 346 347 348 349 350 351
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
352
		 * set up */
353 354
	} else {
		dev_priv->edram_cap = 0;
355
	}
356 357 358 359

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
360 361
}

362
static bool
363
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
364 365 366 367 368 369 370 371 372 373 374 375
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

402
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
403 404
					  bool restore_forcewake)
{
405 406
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

407 408 409
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
410

411
	/* clear out old GT FIFO errors */
412
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
413 414 415
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

416
	/* WaDisableShadowRegForCpd:chv */
417
	if (IS_CHERRYVIEW(dev_priv)) {
418 419 420 421 422 423
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

424
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
425 426
		info->has_decoupled_mmio = false;

427
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
428 429
}

430 431
void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
				 bool restore_forcewake)
432
{
433 434
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
	i915_check_and_clear_faults(dev_priv);
435 436
}

437
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
438
{
439
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
440

441
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
442
	intel_sanitize_gt_powersave(dev_priv);
443 444
}

445 446 447 448 449 450 451
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

452
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
453
		if (domain->wake_count++)
454
			fw_domains &= ~domain->mask;
455 456
	}

457
	if (fw_domains) {
458
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
459 460
		dev_priv->uncore.fw_domains_active |= fw_domains;
	}
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
475
 */
476
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
477
				enum forcewake_domains fw_domains)
478 479 480
{
	unsigned long irqflags;

481 482 483
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

484
	assert_rpm_wakelock_held(dev_priv);
485

486
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
487
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
488 489 490
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

491
/**
492
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
493
 * @dev_priv: i915 device instance
494
 * @fw_domains: forcewake domains to get reference on
495
 *
496 497
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
498
 */
499 500 501 502 503 504 505 506 507 508 509 510 511
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
512
{
513
	struct intel_uncore_forcewake_domain *domain;
514

515 516
	fw_domains &= dev_priv->uncore.fw_domains;

517
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
518 519 520 521 522 523
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

524
		fw_domain_arm_timer(domain);
525
	}
526
}
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
546 547 548
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

568
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
569 570 571 572
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

573
	WARN_ON(dev_priv->uncore.fw_domains_active);
574 575
}

576
/* We give fast paths for the really cool registers */
577
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
578

579 580 581 582 583 584 585 586 587 588
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
589
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
590 591 592 593 594 595 596 597 598
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

618
static enum forcewake_domains
619
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
620
{
T
Tvrtko Ursulin 已提交
621
	const struct intel_forcewake_range *entry;
622

T
Tvrtko Ursulin 已提交
623 624 625
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
626
			fw_range_cmp);
627

628 629 630 631 632 633 634 635
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
636 637
}

638
static void
639
intel_fw_table_check(struct drm_i915_private *dev_priv)
640
{
641 642
	const struct intel_forcewake_range *ranges;
	unsigned int num_ranges;
643 644 645 646 647 648
	s32 prev;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

649 650 651 652 653 654
	ranges = dev_priv->uncore.fw_domains_table;
	if (!ranges)
		return;

	num_ranges = dev_priv->uncore.fw_domains_table_entries;

655
	for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
656 657
		WARN_ON_ONCE(IS_GEN9(dev_priv) &&
			     (prev + 1) != (s32)ranges->start);
658 659 660 661 662 663 664
		WARN_ON_ONCE(prev >= (s32)ranges->start);
		prev = ranges->start;
		WARN_ON_ONCE(prev >= (s32)ranges->end);
		prev = ranges->end;
	}
}

665 666
#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
667

T
Tvrtko Ursulin 已提交
668 669 670 671 672
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

673
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
674 675 676 677 678 679
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
680
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
681 682
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
683

T
Tvrtko Ursulin 已提交
684
#define __fwtable_reg_read_fw_domains(offset) \
685 686
({ \
	enum forcewake_domains __fwd = 0; \
687
	if (NEEDS_FORCE_WAKE((offset))) \
688
		__fwd = find_fw_domain(dev_priv, offset); \
689 690 691
	__fwd; \
})

692
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
693
static const i915_reg_t gen8_shadowed_regs[] = {
694 695 696 697 698 699
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
700 701 702
	/* TODO: Other registers are not yet used */
};

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
static void intel_shadow_table_check(void)
{
	const i915_reg_t *reg = gen8_shadowed_regs;
	s32 prev;
	u32 offset;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

	for (i = 0, prev = -1; i < ARRAY_SIZE(gen8_shadowed_regs); i++, reg++) {
		offset = i915_mmio_reg_offset(*reg);
		WARN_ON_ONCE(prev >= (s32)offset);
		prev = offset;
	}
}

T
Tvrtko Ursulin 已提交
720
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
721
{
T
Tvrtko Ursulin 已提交
722
	u32 offset = i915_mmio_reg_offset(*reg);
723

T
Tvrtko Ursulin 已提交
724
	if (key < offset)
725
		return -1;
T
Tvrtko Ursulin 已提交
726
	else if (key > offset)
727 728 729 730 731
		return 1;
	else
		return 0;
}

732 733
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
734
	const i915_reg_t *regs = gen8_shadowed_regs;
735

T
Tvrtko Ursulin 已提交
736 737
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
738 739 740 741 742 743 744 745 746 747 748 749
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

750
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
751 752
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
753
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
754
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
755
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
756
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
757
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
758
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
759 760
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
761
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
762 763
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
764 765 766 767 768
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
769

770
#define __fwtable_reg_write_fw_domains(offset) \
771 772
({ \
	enum forcewake_domains __fwd = 0; \
773
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
774
		__fwd = find_fw_domain(dev_priv, offset); \
775 776 777
	__fwd; \
})

778
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
779
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
780
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
781 782
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
783
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
784
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
785
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
786
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
787
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
788
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
789
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
790
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
791
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
792
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
793
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
794
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
795
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
796
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
797
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
798
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
799
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
800
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
801
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
802
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
803
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
804
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
805
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
806
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
807
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
808
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
809
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
810
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
811 812
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
813

814 815 816 817 818 819
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
820
	__raw_i915_write32(dev_priv, MI_MODE, 0);
821 822 823
}

static void
824 825 826 827
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
828
{
829 830 831
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
832
		 i915_mmio_reg_offset(reg)))
833
		i915.mmio_debug--; /* Only report the first N failures */
834 835
}

836 837 838 839 840 841 842 843 844 845 846 847
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


908
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
909
	u##x val = 0; \
910
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
911

912
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
913 914 915
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

916
#define __gen2_read(x) \
917
static u##x \
918
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
919
	GEN2_READ_HEADER(x); \
920
	val = __raw_i915_read##x(dev_priv, reg); \
921
	GEN2_READ_FOOTER; \
922 923 924 925
}

#define __gen5_read(x) \
static u##x \
926
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
927
	GEN2_READ_HEADER(x); \
928 929
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
930
	GEN2_READ_FOOTER; \
931 932
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
949
	u32 offset = i915_mmio_reg_offset(reg); \
950 951
	unsigned long irqflags; \
	u##x val = 0; \
952
	assert_rpm_wakelock_held(dev_priv); \
953 954
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
955 956

#define GEN6_READ_FOOTER \
957
	unclaimed_reg_debug(dev_priv, reg, true, false); \
958 959 960 961
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

962 963
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
964 965 966
{
	struct intel_uncore_forcewake_domain *domain;

967 968 969 970 971 972 973 974 975 976
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
	dev_priv->uncore.fw_domains_active |= fw_domains;
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
977 978 979
	if (WARN_ON(!fw_domains))
		return;

980 981 982
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
983

984 985
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
986 987
}

988 989
#define __gen6_read(x) \
static u##x \
990
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
991
	enum forcewake_domains fw_engine; \
992
	GEN6_READ_HEADER(x); \
993 994 995
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
996
	val = __raw_i915_read##x(dev_priv, reg); \
997
	GEN6_READ_FOOTER; \
998 999
}

1000
#define __fwtable_read(x) \
1001
static u##x \
1002
fwtable_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1003
	enum forcewake_domains fw_engine; \
1004
	GEN6_READ_HEADER(x); \
T
Tvrtko Ursulin 已提交
1005
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
1006
	if (fw_engine) \
1007
		__force_wake_auto(dev_priv, fw_engine); \
1008
	val = __raw_i915_read##x(dev_priv, reg); \
1009
	GEN6_READ_FOOTER; \
1010 1011
}

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
1034 1035 1036 1037
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1038 1039 1040 1041 1042
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1043
#undef __fwtable_read
1044
#undef __gen6_read
1045 1046
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1047

1048 1049 1050
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
1051
	assert_rpm_device_not_suspended(dev_priv); \
1052 1053 1054 1055 1056 1057 1058 1059 1060
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
1061
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

1076
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1077
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1078
	assert_rpm_wakelock_held(dev_priv); \
1079

1080
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1081

1082
#define __gen2_write(x) \
1083
static void \
1084
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1085
	GEN2_WRITE_HEADER; \
1086
	__raw_i915_write##x(dev_priv, reg, val); \
1087
	GEN2_WRITE_FOOTER; \
1088 1089 1090 1091
}

#define __gen5_write(x) \
static void \
1092
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1093
	GEN2_WRITE_HEADER; \
1094 1095
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1096
	GEN2_WRITE_FOOTER; \
1097 1098
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1113
	u32 offset = i915_mmio_reg_offset(reg); \
1114 1115
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1116
	assert_rpm_wakelock_held(dev_priv); \
1117 1118
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1119 1120

#define GEN6_WRITE_FOOTER \
1121
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1122 1123
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1124 1125
#define __gen6_write(x) \
static void \
1126
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1127
	u32 __fifo_ret = 0; \
1128
	GEN6_WRITE_HEADER; \
1129
	if (NEEDS_FORCE_WAKE(offset)) { \
1130 1131 1132 1133 1134 1135
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1136
	GEN6_WRITE_FOOTER; \
1137 1138
}

1139 1140
#define __gen8_write(x) \
static void \
1141
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1142
	enum forcewake_domains fw_engine; \
1143
	GEN6_WRITE_HEADER; \
1144 1145 1146
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1147
	__raw_i915_write##x(dev_priv, reg, val); \
1148
	GEN6_WRITE_FOOTER; \
1149 1150
}

1151
#define __fwtable_write(x) \
1152
static void \
1153
fwtable_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1154
	enum forcewake_domains fw_engine; \
1155
	GEN6_WRITE_HEADER; \
1156
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
1157
	if (fw_engine) \
1158
		__force_wake_auto(dev_priv, fw_engine); \
1159
	__raw_i915_write##x(dev_priv, reg, val); \
1160
	GEN6_WRITE_FOOTER; \
1161 1162
}

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1182 1183 1184
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1185 1186 1187
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1188 1189 1190 1191
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1192
#undef __fwtable_write
1193
#undef __gen8_write
1194
#undef __gen6_write
1195 1196
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1197

1198 1199 1200
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1201
	assert_rpm_device_not_suspended(dev_priv); \
1202 1203 1204 1205 1206 1207 1208
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1209
			  i915_reg_t reg, u##x val, bool trace) { \
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1238 1239

static void fw_domain_init(struct drm_i915_private *dev_priv,
1240
			   enum forcewake_domain_id domain_id,
1241 1242
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1262
		/* WaRsClearFWBitsAtReset:bdw,skl */
1263 1264 1265 1266 1267
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1268
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1269 1270 1271 1272 1273 1274 1275
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1276 1277 1278 1279 1280 1281
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1282 1283
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1284 1285

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1286 1287

	fw_domain_reset(d);
1288 1289
}

1290
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1291
{
1292
	if (INTEL_INFO(dev_priv)->gen <= 5)
1293 1294
		return;

1295
	if (IS_GEN9(dev_priv)) {
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1306
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1307
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1308
		if (!IS_CHERRYVIEW(dev_priv))
1309 1310 1311 1312
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1313 1314 1315 1316
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1317
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1318 1319
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1320
		if (IS_HASWELL(dev_priv))
1321 1322 1323 1324
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1325 1326
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1327
	} else if (IS_IVYBRIDGE(dev_priv)) {
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1339 1340 1341 1342 1343
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1344 1345
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1346 1347 1348
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1349
		 */
1350 1351 1352 1353

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1354 1355
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1356

1357
		spin_lock_irq(&dev_priv->uncore.lock);
1358
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1359
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1360
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1361
		spin_unlock_irq(&dev_priv->uncore.lock);
1362

1363
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1364 1365
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1366 1367
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1368
		}
1369
	} else if (IS_GEN6(dev_priv)) {
1370
		dev_priv->uncore.funcs.force_wake_get =
1371
			fw_domains_get_with_thread_status;
1372
		dev_priv->uncore.funcs.force_wake_put =
1373 1374 1375
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1376
	}
1377 1378 1379

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1380 1381
}

1382 1383 1384 1385 1386 1387 1388
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1389
void intel_uncore_init(struct drm_i915_private *dev_priv)
1390
{
1391
	i915_check_vgpu(dev_priv);
1392

1393
	intel_uncore_edram_detect(dev_priv);
1394 1395
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1396

1397 1398
	dev_priv->uncore.unclaimed_mmio_check = 1;

1399
	switch (INTEL_INFO(dev_priv)->gen) {
1400
	default:
1401
	case 9:
1402
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1403
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1404
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
1405 1406 1407 1408 1409 1410 1411 1412
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
		}
1413 1414
		break;
	case 8:
1415
		if (IS_CHERRYVIEW(dev_priv)) {
1416
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1417
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1418
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1419 1420

		} else {
1421 1422
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1423
		}
1424
		break;
1425 1426
	case 7:
	case 6:
1427
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1428

1429
		if (IS_VALLEYVIEW(dev_priv)) {
1430
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1431
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1432
		} else {
1433
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1434
		}
1435 1436
		break;
	case 5:
1437 1438
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1439 1440 1441 1442
		break;
	case 4:
	case 3:
	case 2:
1443 1444
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1445 1446
		break;
	}
1447

1448
	intel_fw_table_check(dev_priv);
1449 1450
	if (INTEL_GEN(dev_priv) >= 8)
		intel_shadow_table_check();
1451

1452
	if (intel_vgpu_active(dev_priv)) {
1453 1454 1455 1456
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1457
	i915_check_and_clear_faults(dev_priv);
1458
}
1459 1460
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1461

1462
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1463 1464
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1465 1466
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1467 1468
}

1469
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1470

1471
static const struct register_whitelist {
1472
	i915_reg_t offset_ldw, offset_udw;
1473
	uint32_t size;
1474 1475
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1476
} whitelist[] = {
1477 1478 1479
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1480 1481 1482 1483 1484
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1485
	struct drm_i915_private *dev_priv = to_i915(dev);
1486 1487
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1488
	unsigned size;
1489
	i915_reg_t offset_ldw, offset_udw;
1490
	int i, ret = 0;
1491 1492

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1493
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1494
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1495 1496 1497 1498 1499 1500
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1501 1502 1503 1504
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1505 1506
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1507
	size = entry->size;
1508
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1509

1510 1511
	intel_runtime_pm_get(dev_priv);

1512 1513
	switch (size) {
	case 8 | 1:
1514
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1515
		break;
1516
	case 8:
1517
		reg->val = I915_READ64(offset_ldw);
1518 1519
		break;
	case 4:
1520
		reg->val = I915_READ(offset_ldw);
1521 1522
		break;
	case 2:
1523
		reg->val = I915_READ16(offset_ldw);
1524 1525
		break;
	case 1:
1526
		reg->val = I915_READ8(offset_ldw);
1527 1528
		break;
	default:
1529 1530
		ret = -EINVAL;
		goto out;
1531 1532
	}

1533 1534 1535
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1536 1537
}

1538
static int i915_reset_complete(struct pci_dev *pdev)
1539 1540
{
	u8 gdrst;
1541
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1542
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1543 1544
}

1545
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1546
{
1547
	struct pci_dev *pdev = dev_priv->drm.pdev;
1548

V
Ville Syrjälä 已提交
1549
	/* assert reset for at least 20 usec */
1550
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1551
	udelay(20);
1552
	pci_write_config_byte(pdev, I915_GDRST, 0);
1553

1554
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1555 1556
}

1557
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1558 1559
{
	u8 gdrst;
1560
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1561
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1562 1563
}

1564
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1565
{
1566
	struct pci_dev *pdev = dev_priv->drm.pdev;
1567 1568
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1569 1570
}

1571
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1572
{
1573
	struct pci_dev *pdev = dev_priv->drm.pdev;
1574 1575
	int ret;

1576
	pci_write_config_byte(pdev, I915_GDRST,
1577
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1578
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1579 1580 1581 1582 1583 1584 1585
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1586
	pci_write_config_byte(pdev, I915_GDRST,
1587
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1588
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1589 1590 1591 1592 1593 1594 1595
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1596
	pci_write_config_byte(pdev, I915_GDRST, 0);
1597 1598 1599 1600

	return 0;
}

1601 1602
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1603 1604 1605
{
	int ret;

1606
	I915_WRITE(ILK_GDSR,
1607
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1608 1609 1610
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1611 1612 1613
	if (ret)
		return ret;

1614
	I915_WRITE(ILK_GDSR,
1615
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1616 1617 1618
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1619 1620 1621
	if (ret)
		return ret;

1622
	I915_WRITE(ILK_GDSR, 0);
1623 1624

	return 0;
1625 1626
}

1627 1628 1629
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1630 1631 1632 1633 1634
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1635
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1636

1637
	/* Spin waiting for the device to ack the reset requests */
1638 1639 1640
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1641 1642 1643 1644
}

/**
 * gen6_reset_engines - reset individual engines
1645
 * @dev_priv: i915 device
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1656 1657
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1673 1674
		unsigned int tmp;

1675
		hw_mask = 0;
1676
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1677 1678 1679 1680
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1681

1682
	intel_uncore_forcewake_reset(dev_priv, true);
1683

1684 1685 1686
	return ret;
}

1687 1688 1689 1690 1691 1692 1693 1694 1695
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1696 1697 1698 1699
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1732 1733 1734 1735
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1736 1737 1738 1739 1740 1741 1742 1743 1744
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1745
{
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1759 1760 1761 1762
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1763
	struct drm_i915_private *dev_priv = engine->i915;
1764 1765 1766 1767 1768
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1769 1770 1771 1772 1773
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1774 1775 1776 1777 1778 1779 1780 1781
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1782
	struct drm_i915_private *dev_priv = engine->i915;
1783 1784 1785

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1786 1787
}

1788 1789
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1790 1791
{
	struct intel_engine_cs *engine;
1792
	unsigned int tmp;
1793

1794
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1795
		if (gen8_request_engine_reset(engine))
1796 1797
			goto not_ready;

1798
	return gen6_reset_engines(dev_priv, engine_mask);
1799 1800

not_ready:
1801
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1802
		gen8_unrequest_engine_reset(engine);
1803 1804 1805 1806

	return -EIO;
}

1807 1808 1809
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1810
{
1811 1812 1813
	if (!i915.reset)
		return NULL;

1814
	if (INTEL_INFO(dev_priv)->gen >= 8)
1815
		return gen8_reset_engines;
1816
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1817
		return gen6_reset_engines;
1818
	else if (IS_GEN5(dev_priv))
1819
		return ironlake_do_reset;
1820
	else if (IS_G4X(dev_priv))
1821
		return g4x_do_reset;
1822
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1823
		return g33_do_reset;
1824
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1825
		return i915_do_reset;
1826
	else
1827 1828 1829
		return NULL;
}

1830
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1831
{
1832
	reset_func reset;
1833
	int ret;
1834

1835
	reset = intel_get_gpu_reset(dev_priv);
1836
	if (reset == NULL)
1837
		return -ENODEV;
1838

1839 1840 1841 1842
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1843
	ret = reset(dev_priv, engine_mask);
1844 1845 1846
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1847 1848
}

1849
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1850
{
1851
	return intel_get_gpu_reset(dev_priv) != NULL;
1852 1853
}

1854 1855 1856 1857 1858
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1859
	if (!HAS_GUC(dev_priv))
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1873
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1874
{
1875
	return check_for_unclaimed_mmio(dev_priv);
1876
}
1877

1878
bool
1879 1880 1881 1882
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1883
		return false;
1884 1885 1886 1887 1888 1889 1890

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1891
		return true;
1892
	}
1893 1894

	return false;
1895
}
1896 1897 1898 1899 1900

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1901
	u32 offset = i915_mmio_reg_offset(reg);
1902 1903
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1904 1905 1906 1907 1908 1909 1910
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1922
	u32 offset = i915_mmio_reg_offset(reg);
1923 1924
	enum forcewake_domains fw_domains;

1925 1926 1927 1928 1929
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1930
		fw_domains = FORCEWAKE_RENDER;
1931 1932 1933
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1963 1964 1965
	if (intel_vgpu_active(dev_priv))
		return 0;

1966 1967 1968 1969 1970 1971 1972 1973
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}