intel_uncore.c 35.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"

27 28
#include <linux/pm_runtime.h>

29 30
#define FORCEWAKE_ACK_TIMEOUT_MS 2

31 32 33 34 35 36 37 38 39 40 41 42 43 44
#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))

#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
intel_uncore_forcewake_domain_to_str(const int id)
{
	BUILD_BUG_ON((sizeof(forcewake_domain_names)/sizeof(const char *)) !=
		     FW_DOMAIN_ID_COUNT);

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

65 66 67
static void
assert_device_not_suspended(struct drm_i915_private *dev_priv)
{
68 69
	WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
		  "Device suspended\n");
70
}
71

72 73
static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
74
{
75
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81
	mod_timer_pinned(&d->timer, jiffies + 1);
82 83
}

84 85
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
86
{
87 88
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
89
			    FORCEWAKE_ACK_TIMEOUT_MS))
90 91 92
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
93

94 95 96 97 98
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
99

100 101 102 103 104
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
105
			    FORCEWAKE_ACK_TIMEOUT_MS))
106 107 108
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
109

110 111 112 113
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
114 115
}

116 117
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
118
{
119 120 121
	/* something from same cacheline, but not from the set register */
	if (d->reg_post)
		__raw_posting_read(d->i915, d->reg_post);
122 123
}

124 125
static void
fw_domains_get(struct drm_i915_private *dev_priv, int fw_domains)
126
{
127 128
	struct intel_uncore_forcewake_domain *d;
	int id;
129

130 131 132 133 134 135 136
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_posting_read(d);
		fw_domain_wait_ack(d);
	}
}
137

138 139 140 141 142
static void
fw_domains_put(struct drm_i915_private *dev_priv, int fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	int id;
143

144 145 146 147 148
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
149

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;
	int id;

	/* No need to do for all, just do for first found */
	for_each_fw_domain(d, dev_priv, id) {
		fw_domain_posting_read(d);
		break;
	}
}

static void
fw_domains_reset(struct drm_i915_private *dev_priv, const unsigned fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	int id;

	for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
					      int fw_domains)
{
	fw_domains_get(dev_priv, fw_domains);
189

190
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
191
	__gen6_gt_wait_for_thread_c0(dev_priv);
192 193 194 195 196
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
197 198

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
199 200
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
201 202
}

203 204
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
				     int fw_domains)
205
{
206
	fw_domains_put(dev_priv, fw_domains);
207 208 209 210 211 212 213
	gen6_gt_check_fifodbg(dev_priv);
}

static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

214 215 216 217 218 219 220
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
	if (IS_VALLEYVIEW(dev_priv->dev))
		dev_priv->uncore.fifo_count =
			__raw_i915_read32(dev_priv, GTFIFOCTL) &
						GT_FIFO_FREE_ENTRIES_MASK;

221 222
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
223
		u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
224 225
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
226
			fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
227 228 229 230 231 232 233 234 235 236
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

237
static void gen6_force_wake_timer(unsigned long arg)
Z
Zhe Wang 已提交
238
{
239 240
	struct intel_uncore_forcewake_domain *domain = (void *)arg;
	unsigned long irqflags;
Z
Zhe Wang 已提交
241

242
	assert_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
243

244 245 246 247 248 249 250 251 252
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
Z
Zhe Wang 已提交
253 254
}

255
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
256
{
257 258 259 260
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags, fw = 0;
	struct intel_uncore_forcewake_domain *domain;
	int id, active_domains, retry_count = 100;
Z
Zhe Wang 已提交
261

262 263 264 265 266 267
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
268

269 270 271
		for_each_fw_domain(domain, dev_priv, id) {
			if (del_timer_sync(&domain->timer) == 0)
				continue;
Z
Zhe Wang 已提交
272

273 274
			gen6_force_wake_timer((unsigned long)domain);
		}
275

276
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
277

278 279 280 281
		for_each_fw_domain(domain, dev_priv, id) {
			if (timer_pending(&domain->timer))
				active_domains |= (1 << id);
		}
282

283 284
		if (active_domains == 0)
			break;
285

286 287 288 289
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
290

291 292 293
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
294

295 296 297 298 299 300 301 302
	WARN_ON(active_domains);

	for_each_fw_domain(domain, dev_priv, id)
		if (domain->wake_count)
			fw |= 1 << id;

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
303

304
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
305

306 307 308 309 310 311 312 313 314 315
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
				__raw_i915_read32(dev_priv, GTFIFOCTL) &
				GT_FIFO_FREE_ENTRIES_MASK;
	}

316 317 318
	if (!restore)
		assert_force_wake_inactive(dev_priv);

319
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
320 321
}

322 323
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
324 325 326 327
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev))
328
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
329

B
Ben Widawsky 已提交
330
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
331 332 333 334 335 336 337 338 339
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
340

341 342 343 344 345
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

346
	intel_uncore_forcewake_reset(dev, restore_forcewake);
347 348
}

349 350 351 352 353 354
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

355 356
void intel_uncore_sanitize(struct drm_device *dev)
{
357 358 359 360 361 362 363 364 365 366
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

/*
 * Generally this is called implicitly by the register read function. However,
 * if some sequence requires the GT to not power down then this function should
 * be called at the beginning of the sequence followed by a call to
 * gen6_gt_force_wake_put() at the end of the sequence.
 */
367 368
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
			    unsigned fw_domains)
369 370
{
	unsigned long irqflags;
371 372
	struct intel_uncore_forcewake_domain *domain;
	int id;
373

374 375 376
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

377
	WARN_ON(dev_priv->pm.suspended);
378

379 380
	fw_domains &= dev_priv->uncore.fw_domains;

381
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Z
Zhe Wang 已提交
382

383 384 385
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (domain->wake_count++)
			fw_domains &= ~(1 << id);
386
	}
387

388 389 390
	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);

391 392 393 394 395 396
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

/*
 * see gen6_gt_force_wake_get()
 */
397 398
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
			    unsigned fw_domains)
399 400
{
	unsigned long irqflags;
401 402
	struct intel_uncore_forcewake_domain *domain;
	int id;
403

404 405 406
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

407 408
	fw_domains &= dev_priv->uncore.fw_domains;

409 410
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

411 412 413 414 415 416 417 418
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

		domain->wake_count++;
419
		fw_domain_arm_timer(domain);
420
	}
421

422 423 424
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

425 426
void assert_force_wake_inactive(struct drm_i915_private *dev_priv)
{
427
	struct intel_uncore_forcewake_domain *domain;
428
	int id;
429

430 431 432
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

433
	for_each_fw_domain(domain, dev_priv, id)
434
		WARN_ON(domain->wake_count);
435 436
}

437 438
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
439
	 ((reg) < 0x40000 && (reg) != FORCEWAKE)
440

441
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
442

443 444 445 446 447 448 449 450 451 452 453 454 455
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
456
	 REG_RANGE((reg), 0x5200, 0x8000) || \
457
	 REG_RANGE((reg), 0x8300, 0x8500) || \
458
	 REG_RANGE((reg), 0xB000, 0xB480) || \
459 460 461 462 463 464 465 466
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
467
	 REG_RANGE((reg), 0x30000, 0x38000))
468 469 470 471 472 473

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
474
	 REG_RANGE((reg), 0xF000, 0x10000))
475

476
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
477
	REG_RANGE((reg), 0xB00,  0x2000)
478 479

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
480 481
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
482
	 REG_RANGE((reg), 0x5200, 0x8000) || \
483
	 REG_RANGE((reg), 0x8140, 0x8160) || \
484 485 486
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
487 488
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
489 490

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
491 492
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
	((reg) < 0x40000 &&\
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

508 509 510 511 512 513
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
514
	__raw_i915_write32(dev_priv, MI_MODE, 0);
515 516 517
}

static void
518 519
hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
			bool before)
520
{
521 522 523 524 525 526
	const char *op = read ? "reading" : "writing to";
	const char *when = before ? "before" : "after";

	if (!i915.mmio_debug)
		return;

527
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
528 529
		WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
		     when, op, reg);
530
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
531 532 533 534
	}
}

static void
535
hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
536
{
537 538 539
	if (i915.mmio_debug)
		return;

540
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
541
		DRM_ERROR("Unclaimed register detected. Please use the i915.mmio_debug=1 to debug this problem.");
542
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
543 544 545
	}
}

546
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
547
	u##x val = 0; \
548
	assert_device_not_suspended(dev_priv);
B
Ben Widawsky 已提交
549

550
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
551 552 553
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

554
#define __gen2_read(x) \
555
static u##x \
556 557
gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
	GEN2_READ_HEADER(x); \
558
	val = __raw_i915_read##x(dev_priv, reg); \
559
	GEN2_READ_FOOTER; \
560 561 562 563 564
}

#define __gen5_read(x) \
static u##x \
gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
565
	GEN2_READ_HEADER(x); \
566 567
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
568
	GEN2_READ_FOOTER; \
569 570
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

597 598 599 600
static inline void __force_wake_get(struct drm_i915_private *dev_priv,
				    unsigned fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
601
	int id;
602 603 604 605 606

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
607
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
608
		if (domain->wake_count) {
609
			fw_domains &= ~(1 << id);
610 611 612 613
			continue;
		}

		domain->wake_count++;
614
		fw_domain_arm_timer(domain);
615 616 617 618 619 620
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

621 622 623
#define __gen6_read(x) \
static u##x \
gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
624
	GEN6_READ_HEADER(x); \
625
	hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
626 627
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
628
	val = __raw_i915_read##x(dev_priv, reg); \
629
	hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
630
	GEN6_READ_FOOTER; \
631 632
}

633 634 635
#define __vlv_read(x) \
static u##x \
vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
636
	GEN6_READ_HEADER(x); \
637 638 639 640
	if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
641
	val = __raw_i915_read##x(dev_priv, reg); \
642
	GEN6_READ_FOOTER; \
643 644
}

645 646 647
#define __chv_read(x) \
static u##x \
chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
648
	GEN6_READ_HEADER(x); \
649 650 651 652 653 654 655
	if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, \
				 FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
656
	val = __raw_i915_read##x(dev_priv, reg); \
657
	GEN6_READ_FOOTER; \
658
}
659

660 661 662 663 664 665
#define SKL_NEEDS_FORCE_WAKE(dev_priv, reg)	\
	 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))

#define __gen9_read(x) \
static u##x \
gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
666
	unsigned fw_engine; \
667
	GEN6_READ_HEADER(x); \
668 669 670 671 672 673 674 675 676 677 678 679 680
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)))	\
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg))	\
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	val = __raw_i915_read##x(dev_priv, reg); \
681
	GEN6_READ_FOOTER; \
682 683 684 685 686 687
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
688 689 690 691
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
692 693 694 695
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
696 697 698 699 700
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

701
#undef __gen9_read
702
#undef __chv_read
703
#undef __vlv_read
704
#undef __gen6_read
705 706
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
707

708
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
709
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
710
	assert_device_not_suspended(dev_priv); \
711

712
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
713

714
#define __gen2_write(x) \
715
static void \
716 717
gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	GEN2_WRITE_HEADER; \
718
	__raw_i915_write##x(dev_priv, reg, val); \
719
	GEN2_WRITE_FOOTER; \
720 721 722 723 724
}

#define __gen5_write(x) \
static void \
gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
725
	GEN2_WRITE_HEADER; \
726 727
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
728
	GEN2_WRITE_FOOTER; \
729 730
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

755 756 757 758
#define __gen6_write(x) \
static void \
gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	u32 __fifo_ret = 0; \
759
	GEN6_WRITE_HEADER; \
760 761 762 763 764 765 766
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
767
	GEN6_WRITE_FOOTER; \
768 769 770 771 772
}

#define __hsw_write(x) \
static void \
hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
773
	u32 __fifo_ret = 0; \
774
	GEN6_WRITE_HEADER; \
775 776 777
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
778
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
779
	__raw_i915_write##x(dev_priv, reg, val); \
780 781 782
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
783 784
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
785
	GEN6_WRITE_FOOTER; \
786
}
787

788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
static const u32 gen8_shadowed_regs[] = {
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (reg == gen8_shadowed_regs[i])
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
812
	GEN6_WRITE_HEADER; \
813
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
814 815 816
	if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	__raw_i915_write##x(dev_priv, reg, val); \
817 818
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
819
	GEN6_WRITE_FOOTER; \
820 821
}

822 823 824 825
#define __chv_write(x) \
static void \
chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	bool shadowed = is_gen8_shadowed(dev_priv, reg); \
826
	GEN6_WRITE_HEADER; \
827
	if (!shadowed) { \
828 829 830 831 832 833
		if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
		else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
		else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
834 835
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
836
	GEN6_WRITE_FOOTER; \
837 838
}

Z
Zhe Wang 已提交
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
static const u32 gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (reg == gen9_shadowed_regs[i])
			return true;

	return false;
}

862 863 864 865
#define __gen9_write(x) \
static void \
gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
		bool trace) { \
866
	unsigned fw_engine; \
867
	GEN6_WRITE_HEADER; \
868 869 870 871 872 873 874 875 876 877 878 879 880 881
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)) ||	\
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	__raw_i915_write##x(dev_priv, reg, val); \
882
	GEN6_WRITE_FOOTER; \
883 884 885 886 887 888
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
889 890 891 892
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
893 894 895 896
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
897 898 899 900 901 902 903 904 905
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

906
#undef __gen9_write
907
#undef __chv_write
908
#undef __gen8_write
909 910
#undef __hsw_write
#undef __gen6_write
911 912
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
913

914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971

static void fw_domain_init(struct drm_i915_private *dev_priv,
			   u32 domain_id, u32 reg_set, u32 reg_ack)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

	if (IS_VALLEYVIEW(dev_priv))
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;
	else
		d->reg_post = 0;

	d->i915 = dev_priv;
	d->id = domain_id;

	setup_timer(&d->timer, gen6_force_wake_timer, (unsigned long)d);

	dev_priv->uncore.fw_domains |= (1 << domain_id);
}

972 973 974 975
void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

976
	__intel_uncore_early_sanitize(dev, false);
977

Z
Zhe Wang 已提交
978
	if (IS_GEN9(dev)) {
979 980 981 982 983 984 985 986 987 988
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
Z
Zhe Wang 已提交
989
	} else if (IS_VALLEYVIEW(dev)) {
990
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
991 992 993 994 995
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
996 997 998 999
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1000
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1001 1002 1003 1004 1005
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1018 1019 1020 1021 1022 1023 1024
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1025
		mutex_lock(&dev->struct_mutex);
1026
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1027
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1028
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1029 1030
		mutex_unlock(&dev->struct_mutex);

1031
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1032 1033
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1034 1035
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1036 1037 1038
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1039
			fw_domains_get_with_thread_status;
1040
		dev_priv->uncore.funcs.force_wake_put =
1041 1042 1043
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1044 1045
	}

1046
	switch (INTEL_INFO(dev)->gen) {
1047
	default:
1048
		MISSING_CASE(INTEL_INFO(dev)->gen);
1049 1050 1051 1052 1053 1054
		return;
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1055
		if (IS_CHERRYVIEW(dev)) {
1056 1057
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1058 1059

		} else {
1060 1061
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1062
		}
1063
		break;
1064 1065
	case 7:
	case 6:
1066
		if (IS_HASWELL(dev)) {
1067
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1068
		} else {
1069
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1070
		}
1071 1072

		if (IS_VALLEYVIEW(dev)) {
1073
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1074
		} else {
1075
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1076
		}
1077 1078
		break;
	case 5:
1079 1080
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1081 1082 1083 1084
		break;
	case 4:
	case 3:
	case 2:
1085 1086
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1087 1088
		break;
	}
1089 1090

	i915_check_and_clear_faults(dev);
1091
}
1092 1093
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1094 1095 1096 1097 1098

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1099
	intel_uncore_forcewake_reset(dev, false);
1100 1101
}

1102 1103
#define GEN_RANGE(l, h) GENMASK(h, l)

1104 1105 1106
static const struct register_whitelist {
	uint64_t offset;
	uint32_t size;
1107 1108
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1109
} whitelist[] = {
1110
	{ RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
1111 1112 1113 1114 1115 1116 1117 1118
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1119
	int i, ret = 0;
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
		if (entry->offset == reg->offset &&
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1130 1131
	intel_runtime_pm_get(dev_priv);

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	switch (entry->size) {
	case 8:
		reg->val = I915_READ64(reg->offset);
		break;
	case 4:
		reg->val = I915_READ(reg->offset);
		break;
	case 2:
		reg->val = I915_READ16(reg->offset);
		break;
	case 1:
		reg->val = I915_READ8(reg->offset);
		break;
	default:
1146
		MISSING_CASE(entry->size);
1147 1148
		ret = -EINVAL;
		goto out;
1149 1150
	}

1151 1152 1153
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1154 1155
}

1156 1157 1158 1159 1160 1161
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1162
	struct intel_context *ctx;
1163 1164
	int ret;

1165 1166 1167
	if (args->flags || args->pad)
		return -EINVAL;

1168
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1169 1170 1171 1172 1173 1174
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1175 1176
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1177
		mutex_unlock(&dev->struct_mutex);
1178
		return PTR_ERR(ctx);
1179
	}
1180
	hs = &ctx->hang_stats;
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1195
static int i915_reset_complete(struct drm_device *dev)
1196 1197
{
	u8 gdrst;
1198
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1199
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1200 1201
}

1202
static int i915_do_reset(struct drm_device *dev)
1203
{
V
Ville Syrjälä 已提交
1204
	/* assert reset for at least 20 usec */
1205
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1206
	udelay(20);
1207
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1208

1209
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1210 1211 1212 1213 1214
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1215
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1216
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1217 1218
}

1219 1220 1221 1222 1223 1224
static int g33_do_reset(struct drm_device *dev)
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1225 1226 1227 1228 1229
static int g4x_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1230
	pci_write_config_byte(dev->pdev, I915_GDRST,
1231
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1232
	ret =  wait_for(g4x_reset_complete(dev), 500);
1233 1234 1235 1236 1237 1238 1239
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1240
	pci_write_config_byte(dev->pdev, I915_GDRST,
1241
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1242
	ret =  wait_for(g4x_reset_complete(dev), 500);
1243 1244 1245 1246 1247 1248 1249
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1250
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1251 1252 1253 1254

	return 0;
}

1255 1256 1257 1258 1259 1260
static int ironlake_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1261
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1262
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
1263
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1264 1265 1266 1267
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1268
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1269 1270 1271 1272 1273 1274 1275 1276
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);

	return 0;
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
}

static int gen6_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int	ret;

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1290
	__raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
1291 1292

	/* Spin waiting for the device to ack the reset request */
1293
	ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
1294

1295
	intel_uncore_forcewake_reset(dev, true);
1296

1297 1298 1299 1300 1301
	return ret;
}

int intel_gpu_reset(struct drm_device *dev)
{
1302 1303 1304 1305 1306 1307
	if (INTEL_INFO(dev)->gen >= 6)
		return gen6_do_reset(dev);
	else if (IS_GEN5(dev))
		return ironlake_do_reset(dev);
	else if (IS_G4X(dev))
		return g4x_do_reset(dev);
1308 1309 1310
	else if (IS_G33(dev))
		return g33_do_reset(dev);
	else if (INTEL_INFO(dev)->gen >= 3)
1311
		return i915_do_reset(dev);
1312 1313
	else
		return -ENODEV;
1314 1315 1316 1317 1318 1319 1320
}

void intel_uncore_check_errors(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
1321
	    (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1322
		DRM_ERROR("Unclaimed register before interrupt\n");
1323
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1324 1325
	}
}