intel_uncore.c 49.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <linux/pm_runtime.h>
29
#include <linux/bsearch.h>
30

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
56
{
57
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
58
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
59 60
}

61 62
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
63
{
64 65 66 67 68
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
69 70
}

71 72
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
73
{
74 75
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
76
			    FORCEWAKE_ACK_TIMEOUT_MS))
77 78 79
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
80

81 82 83 84 85
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
86

87 88 89 90 91
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
92
			    FORCEWAKE_ACK_TIMEOUT_MS))
93 94 95
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
96

97 98 99 100
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
101 102
}

103 104
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
105
{
106
	/* something from same cacheline, but not from the set register */
107
	if (i915_mmio_reg_valid(d->reg_post))
108
		__raw_posting_read(d->i915, d->reg_post);
109 110
}

111
static void
112
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
113
{
114
	struct intel_uncore_forcewake_domain *d;
115

116
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
117 118 119
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
120 121 122

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
123
}
124

125
static void
126
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
127 128
{
	struct intel_uncore_forcewake_domain *d;
129

130
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
131 132 133 134
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
135

136 137 138 139 140 141
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
142
	for_each_fw_domain(d, dev_priv) {
143 144 145 146 147 148
		fw_domain_posting_read(d);
		break;
	}
}

static void
149
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
150 151 152
{
	struct intel_uncore_forcewake_domain *d;

153 154
	if (dev_priv->uncore.fw_domains == 0)
		return;
155

156
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
173
					      enum forcewake_domains fw_domains)
174 175
{
	fw_domains_get(dev_priv, fw_domains);
176

177
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
178
	__gen6_gt_wait_for_thread_c0(dev_priv);
179 180 181 182 183
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
184 185

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
186 187
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
188 189
}

190
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
191
				     enum forcewake_domains fw_domains)
192
{
193
	fw_domains_put(dev_priv, fw_domains);
194 195 196
	gen6_gt_check_fifodbg(dev_priv);
}

197 198 199 200 201 202 203
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

204 205 206 207
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

208 209
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
210
	if (IS_VALLEYVIEW(dev_priv))
211
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
212

213 214
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
215 216
		u32 fifo = fifo_free_entries(dev_priv);

217 218
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
219
			fifo = fifo_free_entries(dev_priv);
220 221 222 223 224 225 226 227 228 229
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

230 231
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
232
{
233 234
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
235
	struct drm_i915_private *dev_priv = domain->i915;
236
	unsigned long irqflags;
Z
Zhe Wang 已提交
237

238
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
239

240
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
241 242 243
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

244 245 246 247
	if (--domain->wake_count == 0) {
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
		dev_priv->uncore.fw_domains_active &= ~domain->mask;
	}
248

249
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
250 251

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
252 253
}

254 255
void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
				  bool restore)
Z
Zhe Wang 已提交
256
{
257
	unsigned long irqflags;
258
	struct intel_uncore_forcewake_domain *domain;
259
	int retry_count = 100;
260
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
261

262 263 264 265 266 267
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
268

269
		for_each_fw_domain(domain, dev_priv) {
270
			if (hrtimer_cancel(&domain->timer) == 0)
271
				continue;
Z
Zhe Wang 已提交
272

273
			intel_uncore_fw_release_timer(&domain->timer);
274
		}
275

276
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
277

278
		for_each_fw_domain(domain, dev_priv) {
279
			if (hrtimer_active(&domain->timer))
280
				active_domains |= domain->mask;
281
		}
282

283 284
		if (active_domains == 0)
			break;
285

286 287 288 289
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
290

291 292 293
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
294

295 296
	WARN_ON(active_domains);

297
	fw = dev_priv->uncore.fw_domains_active;
298 299
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
300

301
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
302

303 304 305 306
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

307
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
308
			dev_priv->uncore.fifo_count =
309
				fifo_free_entries(dev_priv);
310 311
	}

312
	if (!restore)
313
		assert_forcewakes_inactive(dev_priv);
314

315
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
316 317
}

M
Mika Kuoppala 已提交
318 319 320 321 322 323 324 325 326 327 328 329
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

330
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
331
{
332 333 334
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
335 336
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
337
	 */
M
Mika Kuoppala 已提交
338 339
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
340

M
Mika Kuoppala 已提交
341
	return gen9_edram_size(dev_priv);
342
}
343

344 345 346 347 348 349 350 351 352
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
353
		 * set up */
354 355
	} else {
		dev_priv->edram_cap = 0;
356
	}
357 358 359 360

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
361 362
}

363
static bool
364
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
365 366 367 368 369 370 371 372 373 374 375 376
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

403
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
404 405
					  bool restore_forcewake)
{
406 407 408
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
409

410
	/* clear out old GT FIFO errors */
411
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
412 413 414
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

415
	/* WaDisableShadowRegForCpd:chv */
416
	if (IS_CHERRYVIEW(dev_priv)) {
417 418 419 420 421 422
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

423
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
424 425
}

426 427
void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
				 bool restore_forcewake)
428
{
429 430
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
	i915_check_and_clear_faults(dev_priv);
431 432
}

433
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
434
{
435
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
436

437
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
438
	intel_sanitize_gt_powersave(dev_priv);
439 440
}

441 442 443 444 445 446 447
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

448
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
449
		if (domain->wake_count++)
450
			fw_domains &= ~domain->mask;
451 452
	}

453
	if (fw_domains) {
454
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
455 456
		dev_priv->uncore.fw_domains_active |= fw_domains;
	}
457 458
}

459 460 461 462 463 464 465 466 467 468 469 470
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
471
 */
472
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
473
				enum forcewake_domains fw_domains)
474 475 476
{
	unsigned long irqflags;

477 478 479
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

480
	assert_rpm_wakelock_held(dev_priv);
481

482
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
483
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
484 485 486
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

487
/**
488
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
489
 * @dev_priv: i915 device instance
490
 * @fw_domains: forcewake domains to get reference on
491
 *
492 493
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
494
 */
495 496 497 498 499 500 501 502 503 504 505 506 507
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
508
{
509
	struct intel_uncore_forcewake_domain *domain;
510

511 512
	fw_domains &= dev_priv->uncore.fw_domains;

513
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
514 515 516 517 518 519
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

520
		fw_domain_arm_timer(domain);
521
	}
522
}
523

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
542 543 544
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

564
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
565 566 567 568
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

569
	WARN_ON(dev_priv->uncore.fw_domains_active);
570 571
}

572
/* We give fast paths for the really cool registers */
573
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
574

575 576 577 578 579 580 581 582 583 584
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

585 586 587 588 589 590 591 592 593 594 595 596 597
static int fw_range_cmp(const void *key, const void *elt)
{
	const struct intel_forcewake_range *entry = elt;
	u32 offset = (u32)((unsigned long)key);

	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

598
static enum forcewake_domains
599
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
600
{
601 602
	const struct intel_forcewake_range *table, *entry;
	unsigned int num_entries;
603

604 605 606 607 608
	table = dev_priv->uncore.fw_domains_table;
	num_entries = dev_priv->uncore.fw_domains_table_entries;

	entry = bsearch((void *)(unsigned long)offset, (const void *)table,
			num_entries, sizeof(struct intel_forcewake_range),
609
			fw_range_cmp);
610

611
	return entry ? entry->domains : 0;
612 613
}

614
static void
615
intel_fw_table_check(struct drm_i915_private *dev_priv)
616
{
617 618
	const struct intel_forcewake_range *ranges;
	unsigned int num_ranges;
619 620 621 622 623 624
	s32 prev;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

625 626 627 628 629 630
	ranges = dev_priv->uncore.fw_domains_table;
	if (!ranges)
		return;

	num_ranges = dev_priv->uncore.fw_domains_table_entries;

631 632 633 634 635 636 637 638
	for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
		WARN_ON_ONCE(prev >= (s32)ranges->start);
		prev = ranges->start;
		WARN_ON_ONCE(prev >= (s32)ranges->end);
		prev = ranges->end;
	}
}

639 640
#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
641

T
Tvrtko Ursulin 已提交
642 643 644 645 646
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

647
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
648 649 650 651 652 653
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
654
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
655 656
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
657

T
Tvrtko Ursulin 已提交
658
#define __fwtable_reg_read_fw_domains(offset) \
659 660
({ \
	enum forcewake_domains __fwd = 0; \
661
	if (NEEDS_FORCE_WAKE((offset))) \
662
		__fwd = find_fw_domain(dev_priv, offset); \
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
	__fwd; \
})

static const i915_reg_t gen8_shadowed_regs[] = {
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (offset == gen8_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

696
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
697 698
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
699
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
700
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
701
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
702
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
703
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
704
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
705 706
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
707
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
708 709
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
710 711 712 713 714
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
715

716
#define __fwtable_reg_write_fw_domains(offset) \
717 718
({ \
	enum forcewake_domains __fwd = 0; \
719
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
720
		__fwd = find_fw_domain(dev_priv, offset); \
721 722 723
	__fwd; \
})

724
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
725
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
726
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
727 728
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
729
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
730
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
731
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
732
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
733
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
734
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
735
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
736
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
737
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
738
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
739
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
740
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
741
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
742
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
743
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
744
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
745
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
746
	GEN_FW_RANGE(0xb480, 0xbfff, FORCEWAKE_BLITTER),
747
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
748
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
749
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
750
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
751
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
752
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
753
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
754
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
757 758
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
759

760 761 762 763 764 765
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
766
	__raw_i915_write32(dev_priv, MI_MODE, 0);
767 768 769
}

static void
770 771 772 773
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
774
{
775 776 777
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
778
		 i915_mmio_reg_offset(reg)))
779
		i915.mmio_debug--; /* Only report the first N failures */
780 781
}

782 783 784 785 786 787 788 789 790 791 792 793
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

794
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
795
	u##x val = 0; \
796
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
797

798
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
799 800 801
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

802
#define __gen2_read(x) \
803
static u##x \
804
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
805
	GEN2_READ_HEADER(x); \
806
	val = __raw_i915_read##x(dev_priv, reg); \
807
	GEN2_READ_FOOTER; \
808 809 810 811
}

#define __gen5_read(x) \
static u##x \
812
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
813
	GEN2_READ_HEADER(x); \
814 815
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
816
	GEN2_READ_FOOTER; \
817 818
}

819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
835
	u32 offset = i915_mmio_reg_offset(reg); \
836 837
	unsigned long irqflags; \
	u##x val = 0; \
838
	assert_rpm_wakelock_held(dev_priv); \
839 840
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
841 842

#define GEN6_READ_FOOTER \
843
	unclaimed_reg_debug(dev_priv, reg, true, false); \
844 845 846 847
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

848 849
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
850 851 852
{
	struct intel_uncore_forcewake_domain *domain;

853 854 855 856 857 858 859 860 861 862
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
	dev_priv->uncore.fw_domains_active |= fw_domains;
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
863 864 865
	if (WARN_ON(!fw_domains))
		return;

866 867 868
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
869

870 871
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
872 873
}

874 875
#define __gen6_read(x) \
static u##x \
876
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
877
	enum forcewake_domains fw_engine; \
878
	GEN6_READ_HEADER(x); \
879 880 881
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
882
	val = __raw_i915_read##x(dev_priv, reg); \
883
	GEN6_READ_FOOTER; \
884 885
}

886
#define __fwtable_read(x) \
887
static u##x \
888
fwtable_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
889
	enum forcewake_domains fw_engine; \
890
	GEN6_READ_HEADER(x); \
T
Tvrtko Ursulin 已提交
891
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
892
	if (fw_engine) \
893
		__force_wake_auto(dev_priv, fw_engine); \
894
	val = __raw_i915_read##x(dev_priv, reg); \
895
	GEN6_READ_FOOTER; \
896 897
}

898 899 900 901
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
902 903 904 905 906
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

907
#undef __fwtable_read
908
#undef __gen6_read
909 910
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
911

912 913 914
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
915
	assert_rpm_device_not_suspended(dev_priv); \
916 917 918 919 920 921 922 923 924
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
925
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
926 927 928 929 930 931 932 933 934 935 936 937 938 939
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

940
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
941
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
942
	assert_rpm_wakelock_held(dev_priv); \
943

944
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
945

946
#define __gen2_write(x) \
947
static void \
948
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
949
	GEN2_WRITE_HEADER; \
950
	__raw_i915_write##x(dev_priv, reg, val); \
951
	GEN2_WRITE_FOOTER; \
952 953 954 955
}

#define __gen5_write(x) \
static void \
956
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
957
	GEN2_WRITE_HEADER; \
958 959
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
960
	GEN2_WRITE_FOOTER; \
961 962
}

963 964 965 966 967 968 969 970 971 972 973 974 975 976
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
977
	u32 offset = i915_mmio_reg_offset(reg); \
978 979
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
980
	assert_rpm_wakelock_held(dev_priv); \
981 982
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
983 984

#define GEN6_WRITE_FOOTER \
985
	unclaimed_reg_debug(dev_priv, reg, false, false); \
986 987
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

988 989
#define __gen6_write(x) \
static void \
990
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
991
	u32 __fifo_ret = 0; \
992
	GEN6_WRITE_HEADER; \
993
	if (NEEDS_FORCE_WAKE(offset)) { \
994 995 996 997 998 999
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1000
	GEN6_WRITE_FOOTER; \
1001 1002
}

1003 1004
#define __gen8_write(x) \
static void \
1005
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1006
	enum forcewake_domains fw_engine; \
1007
	GEN6_WRITE_HEADER; \
1008 1009 1010
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1011
	__raw_i915_write##x(dev_priv, reg, val); \
1012
	GEN6_WRITE_FOOTER; \
1013 1014
}

1015
#define __fwtable_write(x) \
1016
static void \
1017
fwtable_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1018
	enum forcewake_domains fw_engine; \
1019
	GEN6_WRITE_HEADER; \
1020
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
1021
	if (fw_engine) \
1022
		__force_wake_auto(dev_priv, fw_engine); \
1023
	__raw_i915_write##x(dev_priv, reg, val); \
1024
	GEN6_WRITE_FOOTER; \
1025 1026
}

1027 1028 1029
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1030 1031 1032
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1033 1034 1035 1036
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1037
#undef __fwtable_write
1038
#undef __gen8_write
1039
#undef __gen6_write
1040 1041
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1042

1043 1044 1045
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1046
	assert_rpm_device_not_suspended(dev_priv); \
1047 1048 1049 1050 1051 1052 1053
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1054
			  i915_reg_t reg, u##x val, bool trace) { \
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1083 1084

static void fw_domain_init(struct drm_i915_private *dev_priv,
1085
			   enum forcewake_domain_id domain_id,
1086 1087
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1107
		/* WaRsClearFWBitsAtReset:bdw,skl */
1108 1109 1110 1111 1112
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1113
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1114 1115 1116 1117 1118 1119 1120
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1121 1122 1123 1124 1125 1126
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1127 1128
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1129 1130

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1131 1132

	fw_domain_reset(d);
1133 1134
}

1135
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1136
{
1137
	if (INTEL_INFO(dev_priv)->gen <= 5)
1138 1139
		return;

1140
	if (IS_GEN9(dev_priv)) {
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1151
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1152
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1153
		if (!IS_CHERRYVIEW(dev_priv))
1154 1155 1156 1157
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1158 1159 1160 1161
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1162
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1163 1164
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1165
		if (IS_HASWELL(dev_priv))
1166 1167 1168 1169
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1170 1171
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1172
	} else if (IS_IVYBRIDGE(dev_priv)) {
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1184 1185 1186 1187 1188
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1189 1190
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1191 1192 1193
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1194
		 */
1195 1196 1197 1198

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1199 1200
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1201

1202
		spin_lock_irq(&dev_priv->uncore.lock);
1203
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1204
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1205
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1206
		spin_unlock_irq(&dev_priv->uncore.lock);
1207

1208
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1209 1210
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1211 1212
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1213
		}
1214
	} else if (IS_GEN6(dev_priv)) {
1215
		dev_priv->uncore.funcs.force_wake_get =
1216
			fw_domains_get_with_thread_status;
1217
		dev_priv->uncore.funcs.force_wake_put =
1218 1219 1220
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1221
	}
1222 1223 1224

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1225 1226
}

1227 1228 1229 1230 1231 1232 1233
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1234
void intel_uncore_init(struct drm_i915_private *dev_priv)
1235
{
1236
	i915_check_vgpu(dev_priv);
1237

1238
	intel_uncore_edram_detect(dev_priv);
1239 1240
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1241

1242 1243
	dev_priv->uncore.unclaimed_mmio_check = 1;

1244
	switch (INTEL_INFO(dev_priv)->gen) {
1245
	default:
1246
	case 9:
1247
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1248
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1249
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
1250 1251
		break;
	case 8:
1252
		if (IS_CHERRYVIEW(dev_priv)) {
1253
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1254
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1255
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1256 1257

		} else {
1258 1259
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1260
		}
1261
		break;
1262 1263
	case 7:
	case 6:
1264
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1265

1266
		if (IS_VALLEYVIEW(dev_priv)) {
1267
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1268
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1269
		} else {
1270
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1271
		}
1272 1273
		break;
	case 5:
1274 1275
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1276 1277 1278 1279
		break;
	case 4:
	case 3:
	case 2:
1280 1281
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1282 1283
		break;
	}
1284

1285 1286
	intel_fw_table_check(dev_priv);

1287
	if (intel_vgpu_active(dev_priv)) {
1288 1289 1290 1291
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1292
	i915_check_and_clear_faults(dev_priv);
1293
}
1294 1295
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1296

1297
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1298 1299
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1300 1301
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1302 1303
}

1304
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1305

1306
static const struct register_whitelist {
1307
	i915_reg_t offset_ldw, offset_udw;
1308
	uint32_t size;
1309 1310
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1311
} whitelist[] = {
1312 1313 1314
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1315 1316 1317 1318 1319
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1320
	struct drm_i915_private *dev_priv = to_i915(dev);
1321 1322
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1323
	unsigned size;
1324
	i915_reg_t offset_ldw, offset_udw;
1325
	int i, ret = 0;
1326 1327

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1328
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1329
		    (INTEL_INFO(dev)->gen_mask & entry->gen_bitmask))
1330 1331 1332 1333 1334 1335
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1336 1337 1338 1339
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1340 1341
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1342
	size = entry->size;
1343
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1344

1345 1346
	intel_runtime_pm_get(dev_priv);

1347 1348
	switch (size) {
	case 8 | 1:
1349
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1350
		break;
1351
	case 8:
1352
		reg->val = I915_READ64(offset_ldw);
1353 1354
		break;
	case 4:
1355
		reg->val = I915_READ(offset_ldw);
1356 1357
		break;
	case 2:
1358
		reg->val = I915_READ16(offset_ldw);
1359 1360
		break;
	case 1:
1361
		reg->val = I915_READ8(offset_ldw);
1362 1363
		break;
	default:
1364 1365
		ret = -EINVAL;
		goto out;
1366 1367
	}

1368 1369 1370
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1371 1372
}

1373
static int i915_reset_complete(struct pci_dev *pdev)
1374 1375
{
	u8 gdrst;
1376
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1377
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1378 1379
}

1380
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1381
{
1382
	struct pci_dev *pdev = dev_priv->drm.pdev;
1383

V
Ville Syrjälä 已提交
1384
	/* assert reset for at least 20 usec */
1385
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1386
	udelay(20);
1387
	pci_write_config_byte(pdev, I915_GDRST, 0);
1388

1389
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1390 1391
}

1392
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1393 1394
{
	u8 gdrst;
1395
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1396
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1397 1398
}

1399
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1400
{
1401
	struct pci_dev *pdev = dev_priv->drm.pdev;
1402 1403
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1404 1405
}

1406
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1407
{
1408
	struct pci_dev *pdev = dev_priv->drm.pdev;
1409 1410
	int ret;

1411
	pci_write_config_byte(pdev, I915_GDRST,
1412
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1413
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1414 1415 1416 1417 1418 1419 1420
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1421
	pci_write_config_byte(pdev, I915_GDRST,
1422
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1423
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1424 1425 1426 1427 1428 1429 1430
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1431
	pci_write_config_byte(pdev, I915_GDRST, 0);
1432 1433 1434 1435

	return 0;
}

1436 1437
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1438 1439 1440
{
	int ret;

1441
	I915_WRITE(ILK_GDSR,
1442
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1443 1444 1445
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1446 1447 1448
	if (ret)
		return ret;

1449
	I915_WRITE(ILK_GDSR,
1450
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1451 1452 1453
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1454 1455 1456
	if (ret)
		return ret;

1457
	I915_WRITE(ILK_GDSR, 0);
1458 1459

	return 0;
1460 1461
}

1462 1463 1464
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1465 1466 1467 1468 1469
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1470
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1471

1472
	/* Spin waiting for the device to ack the reset requests */
1473 1474 1475
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1476 1477 1478 1479
}

/**
 * gen6_reset_engines - reset individual engines
1480
 * @dev_priv: i915 device
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1491 1492
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1508 1509
		unsigned int tmp;

1510
		hw_mask = 0;
1511
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1512 1513 1514 1515
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1516

1517
	intel_uncore_forcewake_reset(dev_priv, true);
1518

1519 1520 1521
	return ret;
}

1522 1523 1524 1525 1526 1527 1528 1529 1530
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1531 1532 1533 1534
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1567 1568 1569 1570
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1571 1572 1573 1574 1575 1576 1577 1578 1579
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1580
{
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1594 1595 1596 1597
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1598
	struct drm_i915_private *dev_priv = engine->i915;
1599 1600 1601 1602 1603
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1604 1605 1606 1607 1608
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1609 1610 1611 1612 1613 1614 1615 1616
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1617
	struct drm_i915_private *dev_priv = engine->i915;
1618 1619 1620

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1621 1622
}

1623 1624
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1625 1626
{
	struct intel_engine_cs *engine;
1627
	unsigned int tmp;
1628

1629
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1630
		if (gen8_request_engine_reset(engine))
1631 1632
			goto not_ready;

1633
	return gen6_reset_engines(dev_priv, engine_mask);
1634 1635

not_ready:
1636
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1637
		gen8_unrequest_engine_reset(engine);
1638 1639 1640 1641

	return -EIO;
}

1642 1643 1644
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1645
{
1646 1647 1648
	if (!i915.reset)
		return NULL;

1649
	if (INTEL_INFO(dev_priv)->gen >= 8)
1650
		return gen8_reset_engines;
1651
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1652
		return gen6_reset_engines;
1653
	else if (IS_GEN5(dev_priv))
1654
		return ironlake_do_reset;
1655
	else if (IS_G4X(dev_priv))
1656
		return g4x_do_reset;
1657
	else if (IS_G33(dev_priv))
1658
		return g33_do_reset;
1659
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1660
		return i915_do_reset;
1661
	else
1662 1663 1664
		return NULL;
}

1665
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1666
{
1667
	reset_func reset;
1668
	int ret;
1669

1670
	reset = intel_get_gpu_reset(dev_priv);
1671
	if (reset == NULL)
1672
		return -ENODEV;
1673

1674 1675 1676 1677
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1678
	ret = reset(dev_priv, engine_mask);
1679 1680 1681
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1682 1683
}

1684
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1685
{
1686
	return intel_get_gpu_reset(dev_priv) != NULL;
1687 1688
}

1689 1690 1691 1692 1693
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1694
	if (!HAS_GUC(dev_priv))
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1708
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1709
{
1710
	return check_for_unclaimed_mmio(dev_priv);
1711
}
1712

1713
bool
1714 1715 1716 1717
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1718
		return false;
1719 1720 1721 1722 1723 1724 1725

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1726
		return true;
1727
	}
1728 1729

	return false;
1730
}
1731 1732 1733 1734 1735

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1736
	u32 offset = i915_mmio_reg_offset(reg);
1737 1738
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1739 1740 1741 1742 1743 1744 1745
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1757
	u32 offset = i915_mmio_reg_offset(reg);
1758 1759
	enum forcewake_domains fw_domains;

1760 1761 1762 1763 1764
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1765
		fw_domains = FORCEWAKE_RENDER;
1766 1767 1768
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1798 1799 1800
	if (intel_vgpu_active(dev_priv))
		return 0;

1801 1802 1803 1804 1805 1806 1807 1808
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}