intel_uncore.c 52.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
55 56
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
57
{
58
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
59 60
}

61 62
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
63
{
64 65
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
66
			       NSEC_PER_MSEC,
67 68
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
69 70
}

71
static inline void
72
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
73
			 const struct intel_uncore_forcewake_domain *d)
74
{
75
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
76
			     FORCEWAKE_KERNEL) == 0,
77
			    FORCEWAKE_ACK_TIMEOUT_MS))
78 79 80
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
81

82
static inline void
83 84
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
85
{
86
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
87
}
88

89
static inline void
90
fw_domain_wait_ack(const struct drm_i915_private *i915,
91
		   const struct intel_uncore_forcewake_domain *d)
92
{
93
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
94
			     FORCEWAKE_KERNEL),
95
			    FORCEWAKE_ACK_TIMEOUT_MS))
96 97 98
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
99

100
static inline void
101
fw_domain_put(const struct drm_i915_private *i915,
102
	      const struct intel_uncore_forcewake_domain *d)
103
{
104
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
105 106
}

107
static void
108
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
109
{
110
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
111
	unsigned int tmp;
112

C
Chris Wilson 已提交
113 114 115
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
116 117
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
118
	}
119

C
Chris Wilson 已提交
120
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
121
		fw_domain_wait_ack(i915, d);
122

123
	i915->uncore.fw_domains_active |= fw_domains;
124
}
125

126
static void
127
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
128 129
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
130 131 132
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
133

134
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
135
		fw_domain_put(i915, d);
136

137
	i915->uncore.fw_domains_active &= ~fw_domains;
138
}
139

140
static void
141 142
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
143 144
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
145
	unsigned int tmp;
146

C
Chris Wilson 已提交
147
	if (!fw_domains)
148
		return;
149

C
Chris Wilson 已提交
150 151 152
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
153
		fw_domain_reset(i915, d);
154 155 156 157 158 159 160 161 162 163 164 165 166
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
167
					      enum forcewake_domains fw_domains)
168 169
{
	fw_domains_get(dev_priv, fw_domains);
170

171
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
172
	__gen6_gt_wait_for_thread_c0(dev_priv);
173 174
}

175 176 177 178 179 180 181
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

182 183 184 185
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

186 187
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
188
	if (IS_VALLEYVIEW(dev_priv))
189
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
190

191 192
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
193 194
		u32 fifo = fifo_free_entries(dev_priv);

195 196
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
197
			fifo = fifo_free_entries(dev_priv);
198 199 200 201 202 203 204 205 206 207
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

208 209
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
210
{
211 212
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
213 214
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
215
	unsigned long irqflags;
Z
Zhe Wang 已提交
216

217
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
218

219
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
220 221 222
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

223
	if (--domain->wake_count == 0)
224
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
225

226
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
227 228

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
229 230
}

231 232
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
233
{
234
	unsigned long irqflags;
235
	struct intel_uncore_forcewake_domain *domain;
236
	int retry_count = 100;
237
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
238

239 240 241 242 243
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
244 245
		unsigned int tmp;

246
		active_domains = 0;
Z
Zhe Wang 已提交
247

C
Chris Wilson 已提交
248
		for_each_fw_domain(domain, dev_priv, tmp) {
249
			if (hrtimer_cancel(&domain->timer) == 0)
250
				continue;
Z
Zhe Wang 已提交
251

252
			intel_uncore_fw_release_timer(&domain->timer);
253
		}
254

255
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
256

C
Chris Wilson 已提交
257
		for_each_fw_domain(domain, dev_priv, tmp) {
258
			if (hrtimer_active(&domain->timer))
259
				active_domains |= domain->mask;
260
		}
261

262 263
		if (active_domains == 0)
			break;
264

265 266 267 268
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
269

270 271 272
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
273

274 275
	WARN_ON(active_domains);

276
	fw = dev_priv->uncore.fw_domains_active;
277 278
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
279

280
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
281

282 283 284 285
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

286
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
287
			dev_priv->uncore.fifo_count =
288
				fifo_free_entries(dev_priv);
289 290
	}

291
	if (!restore)
292
		assert_forcewakes_inactive(dev_priv);
293

294
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
295 296
}

M
Mika Kuoppala 已提交
297 298 299 300 301 302 303 304 305 306 307 308
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

309
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
310
{
311 312 313
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
314 315
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
316
	 */
M
Mika Kuoppala 已提交
317 318
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
319

M
Mika Kuoppala 已提交
320
	return gen9_edram_size(dev_priv);
321
}
322

323 324 325 326 327 328 329 330 331
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
332
		 * set up */
333 334
	} else {
		dev_priv->edram_cap = 0;
335
	}
336 337 338 339

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
340 341
}

342
static bool
343
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
344 345 346 347 348 349 350 351 352 353 354 355
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

385 386 387
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
388 389
	bool ret = false;

390
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
391
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
392 393

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
394 395 396 397
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
		ret |= gen6_check_for_fifo_debug(dev_priv);
398

399
	return ret;
400 401
}

402
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
403 404
					  bool restore_forcewake)
{
405 406
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

407 408 409
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
410

411
	/* WaDisableShadowRegForCpd:chv */
412
	if (IS_CHERRYVIEW(dev_priv)) {
413 414 415 416 417 418
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

419
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
420 421
		info->has_decoupled_mmio = false;

422
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
423 424
}

425
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
426
{
427 428
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
429 430 431 432 433 434
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
435 436
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
437
	i915_check_and_clear_faults(dev_priv);
438 439
}

440
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
441
{
442
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
443

444
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
445
	intel_sanitize_gt_powersave(dev_priv);
446 447
}

448 449 450 451
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
452
	unsigned int tmp;
453 454 455

	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
456
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
457
		if (domain->wake_count++)
458
			fw_domains &= ~domain->mask;
459

460
	if (fw_domains)
461 462 463
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

464 465 466 467 468 469 470 471 472 473 474 475
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
476
 */
477
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
478
				enum forcewake_domains fw_domains)
479 480 481
{
	unsigned long irqflags;

482 483 484
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

485
	assert_rpm_wakelock_held(dev_priv);
486

487
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
488
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
489 490 491
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

492
/**
493
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
494
 * @dev_priv: i915 device instance
495
 * @fw_domains: forcewake domains to get reference on
496
 *
497 498
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
499
 */
500 501 502
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
503
	lockdep_assert_held(&dev_priv->uncore.lock);
504 505 506 507 508 509 510 511 512

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
513
{
514
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
515
	unsigned int tmp;
516

517 518
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
519
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
520 521 522 523 524 525
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

526
		fw_domain_arm_timer(domain);
527
	}
528
}
529

530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
548 549 550
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

551 552 553 554 555 556 557 558 559 560 561
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
562
	lockdep_assert_held(&dev_priv->uncore.lock);
563 564 565 566 567 568 569

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

570
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
571 572 573 574
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

575
	WARN_ON(dev_priv->uncore.fw_domains_active);
576 577
}

578
/* We give fast paths for the really cool registers */
579
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
580

581 582 583 584 585 586 587 588 589 590
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
591
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
592 593 594 595 596 597 598 599 600
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

620
static enum forcewake_domains
621
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
622
{
T
Tvrtko Ursulin 已提交
623
	const struct intel_forcewake_range *entry;
624

T
Tvrtko Ursulin 已提交
625 626 627
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
628
			fw_range_cmp);
629

630 631 632 633 634 635 636 637
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
638 639 640 641
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
642

T
Tvrtko Ursulin 已提交
643 644 645 646 647
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

648
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
649 650 651 652 653 654
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
655
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
656 657
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
658

T
Tvrtko Ursulin 已提交
659
#define __fwtable_reg_read_fw_domains(offset) \
660 661
({ \
	enum forcewake_domains __fwd = 0; \
662
	if (NEEDS_FORCE_WAKE((offset))) \
663
		__fwd = find_fw_domain(dev_priv, offset); \
664 665 666
	__fwd; \
})

667
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
668
static const i915_reg_t gen8_shadowed_regs[] = {
669 670 671 672 673 674
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
675 676 677
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
678
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
679
{
T
Tvrtko Ursulin 已提交
680
	u32 offset = i915_mmio_reg_offset(*reg);
681

T
Tvrtko Ursulin 已提交
682
	if (key < offset)
683
		return -1;
T
Tvrtko Ursulin 已提交
684
	else if (key > offset)
685 686 687 688 689
		return 1;
	else
		return 0;
}

690 691
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
692
	const i915_reg_t *regs = gen8_shadowed_regs;
693

T
Tvrtko Ursulin 已提交
694 695
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
696 697 698 699 700 701 702 703 704 705 706 707
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

708
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
709 710
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
711
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
712
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
713
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
714
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
715
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
716
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
717 718
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
719
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
720 721
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
722 723 724 725 726
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
727

728
#define __fwtable_reg_write_fw_domains(offset) \
729 730
({ \
	enum forcewake_domains __fwd = 0; \
731
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
732
		__fwd = find_fw_domain(dev_priv, offset); \
733 734 735
	__fwd; \
})

736
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
737
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
738
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
739 740
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
741
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
742
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
743
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
744
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
745
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
746
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
747
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
748
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
749
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
750
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
751
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
752
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
753
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
754
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
756
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
758
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
760
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
762
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
764
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
766
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
767
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
768
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
769 770
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
771

772 773 774 775 776 777
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
778
	__raw_i915_write32(dev_priv, MI_MODE, 0);
779 780 781
}

static void
782 783 784 785
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
786
{
787 788 789
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
790
		 i915_mmio_reg_offset(reg)))
791
		i915.mmio_debug--; /* Only report the first N failures */
792 793
}

794 795 796 797 798 799 800 801 802 803 804 805
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


866
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
867
	u##x val = 0; \
868
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
869

870
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
871 872 873
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

874
#define __gen2_read(x) \
875
static u##x \
876
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
877
	GEN2_READ_HEADER(x); \
878
	val = __raw_i915_read##x(dev_priv, reg); \
879
	GEN2_READ_FOOTER; \
880 881 882 883
}

#define __gen5_read(x) \
static u##x \
884
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
885
	GEN2_READ_HEADER(x); \
886 887
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
888
	GEN2_READ_FOOTER; \
889 890
}

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
907
	u32 offset = i915_mmio_reg_offset(reg); \
908 909
	unsigned long irqflags; \
	u##x val = 0; \
910
	assert_rpm_wakelock_held(dev_priv); \
911 912
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
913 914

#define GEN6_READ_FOOTER \
915
	unclaimed_reg_debug(dev_priv, reg, true, false); \
916 917 918 919
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

920 921
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
922 923
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
924 925 926
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
927

C
Chris Wilson 已提交
928
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
929 930 931 932 933 934 935 936
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
937 938 939
	if (WARN_ON(!fw_domains))
		return;

940 941 942
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
943

944 945
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
946 947
}

948
#define __gen_read(func, x) \
949
static u##x \
950
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
951
	enum forcewake_domains fw_engine; \
952
	GEN6_READ_HEADER(x); \
953
	fw_engine = __##func##_reg_read_fw_domains(offset); \
954
	if (fw_engine) \
955
		__force_wake_auto(dev_priv, fw_engine); \
956
	val = __raw_i915_read##x(dev_priv, reg); \
957
	GEN6_READ_FOOTER; \
958
}
959 960
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
961

962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
984 985 986 987
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
988 989 990 991 992
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

993
#undef __fwtable_read
994
#undef __gen6_read
995 996
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
997

998
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
999
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1000
	assert_rpm_wakelock_held(dev_priv); \
1001

1002
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1003

1004
#define __gen2_write(x) \
1005
static void \
1006
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1007
	GEN2_WRITE_HEADER; \
1008
	__raw_i915_write##x(dev_priv, reg, val); \
1009
	GEN2_WRITE_FOOTER; \
1010 1011 1012 1013
}

#define __gen5_write(x) \
static void \
1014
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1015
	GEN2_WRITE_HEADER; \
1016 1017
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1018
	GEN2_WRITE_FOOTER; \
1019 1020
}

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1035
	u32 offset = i915_mmio_reg_offset(reg); \
1036 1037
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1038
	assert_rpm_wakelock_held(dev_priv); \
1039 1040
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1041 1042

#define GEN6_WRITE_FOOTER \
1043
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1044 1045
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1046 1047
#define __gen6_write(x) \
static void \
1048
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1049
	GEN6_WRITE_HEADER; \
1050 1051
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
1052
	__raw_i915_write##x(dev_priv, reg, val); \
1053
	GEN6_WRITE_FOOTER; \
1054 1055
}

1056
#define __gen_write(func, x) \
1057
static void \
1058
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1059
	enum forcewake_domains fw_engine; \
1060
	GEN6_WRITE_HEADER; \
1061
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1062
	if (fw_engine) \
1063
		__force_wake_auto(dev_priv, fw_engine); \
1064
	__raw_i915_write##x(dev_priv, reg, val); \
1065
	GEN6_WRITE_FOOTER; \
1066
}
1067 1068
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1069

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1089 1090 1091
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1092 1093 1094
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1095 1096 1097 1098
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1099
#undef __fwtable_write
1100
#undef __gen8_write
1101
#undef __gen6_write
1102 1103
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1104

1105
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1106
do { \
1107 1108 1109
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1110 1111
} while (0)

1112
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1113
do { \
1114 1115 1116 1117
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1118 1119
} while (0)

1120 1121

static void fw_domain_init(struct drm_i915_private *dev_priv,
1122
			   enum forcewake_domain_id domain_id,
1123 1124
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1135 1136 1137
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1138 1139 1140 1141 1142 1143
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1144 1145 1146 1147
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1148
	d->mask = BIT(domain_id);
1149

1150 1151
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1152

1153
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1154

1155
	fw_domain_reset(dev_priv, d);
1156 1157
}

1158
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1159
{
1160
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1161 1162
		return;

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1174
	if (IS_GEN9(dev_priv)) {
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1185
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1186
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1187
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1188 1189 1190 1191
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1192
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1193 1194
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1195
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1196 1197
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1198
	} else if (IS_IVYBRIDGE(dev_priv)) {
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1210 1211
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1212
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1213

1214 1215
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1216 1217 1218
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1219
		 */
1220 1221 1222 1223

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1224 1225
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1226

1227
		spin_lock_irq(&dev_priv->uncore.lock);
1228
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1229
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1230
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1231
		spin_unlock_irq(&dev_priv->uncore.lock);
1232

1233
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1234 1235
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1236 1237
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1238
		}
1239
	} else if (IS_GEN6(dev_priv)) {
1240
		dev_priv->uncore.funcs.force_wake_get =
1241
			fw_domains_get_with_thread_status;
1242
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1243 1244
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1245
	}
1246 1247 1248

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1249 1250
}

1251 1252 1253 1254 1255 1256 1257
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1284
void intel_uncore_init(struct drm_i915_private *dev_priv)
1285
{
1286
	i915_check_vgpu(dev_priv);
1287

1288
	intel_uncore_edram_detect(dev_priv);
1289 1290
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1291

1292
	dev_priv->uncore.unclaimed_mmio_check = 1;
1293 1294
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1295

1296
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1297 1298
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1299
	} else if (IS_GEN5(dev_priv)) {
1300 1301
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1302
	} else if (IS_GEN(dev_priv, 6, 7)) {
1303
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1304 1305 1306

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1307
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1308
		} else {
1309
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1310
		}
1311
	} else if (IS_GEN8(dev_priv)) {
1312
		if (IS_CHERRYVIEW(dev_priv)) {
1313
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1314 1315
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1316 1317

		} else {
1318 1319
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1320
		}
1321 1322
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1323 1324
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1325 1326 1327 1328 1329 1330 1331
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1332
		}
1333
	}
1334

1335 1336 1337
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1338
	i915_check_and_clear_faults(dev_priv);
1339 1340
}

1341
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1342
{
1343 1344 1345
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1346
	/* Paranoia: make sure we have disabled everything before we exit. */
1347 1348
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1349 1350
}

1351
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1352

1353
static const struct register_whitelist {
1354
	i915_reg_t offset_ldw, offset_udw;
1355
	uint32_t size;
1356 1357
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1358
} whitelist[] = {
1359 1360 1361
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1362 1363 1364 1365 1366
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1367
	struct drm_i915_private *dev_priv = to_i915(dev);
1368 1369
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1370
	unsigned size;
1371
	i915_reg_t offset_ldw, offset_udw;
1372
	int i, ret = 0;
1373 1374

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1375
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1376
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1377 1378 1379 1380 1381 1382
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1383 1384 1385 1386
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1387 1388
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1389
	size = entry->size;
1390
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1391

1392 1393
	intel_runtime_pm_get(dev_priv);

1394 1395
	switch (size) {
	case 8 | 1:
1396
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1397
		break;
1398
	case 8:
1399
		reg->val = I915_READ64(offset_ldw);
1400 1401
		break;
	case 4:
1402
		reg->val = I915_READ(offset_ldw);
1403 1404
		break;
	case 2:
1405
		reg->val = I915_READ16(offset_ldw);
1406 1407
		break;
	case 1:
1408
		reg->val = I915_READ8(offset_ldw);
1409 1410
		break;
	default:
1411 1412
		ret = -EINVAL;
		goto out;
1413 1414
	}

1415 1416 1417
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1418 1419
}

1420
static int i915_reset_complete(struct pci_dev *pdev)
1421 1422
{
	u8 gdrst;
1423
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1424
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1425 1426
}

1427
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1428
{
1429
	struct pci_dev *pdev = dev_priv->drm.pdev;
1430

V
Ville Syrjälä 已提交
1431
	/* assert reset for at least 20 usec */
1432
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1433
	udelay(20);
1434
	pci_write_config_byte(pdev, I915_GDRST, 0);
1435

1436
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1437 1438
}

1439
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1440 1441
{
	u8 gdrst;
1442
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1443
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1444 1445
}

1446
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1447
{
1448
	struct pci_dev *pdev = dev_priv->drm.pdev;
1449 1450
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1451 1452
}

1453
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1454
{
1455
	struct pci_dev *pdev = dev_priv->drm.pdev;
1456 1457
	int ret;

1458
	pci_write_config_byte(pdev, I915_GDRST,
1459
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1460
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1461 1462 1463 1464 1465 1466 1467
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1468
	pci_write_config_byte(pdev, I915_GDRST,
1469
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1470
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1471 1472 1473 1474 1475 1476 1477
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1478
	pci_write_config_byte(pdev, I915_GDRST, 0);
1479 1480 1481 1482

	return 0;
}

1483 1484
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1485 1486 1487
{
	int ret;

1488
	I915_WRITE(ILK_GDSR,
1489
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1490 1491 1492
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1493 1494 1495
	if (ret)
		return ret;

1496
	I915_WRITE(ILK_GDSR,
1497
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1498 1499 1500
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1501 1502 1503
	if (ret)
		return ret;

1504
	I915_WRITE(ILK_GDSR, 0);
1505 1506

	return 0;
1507 1508
}

1509 1510 1511
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1512 1513 1514 1515 1516
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1517
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1518

1519
	/* Wait for the device to ack the reset requests */
1520 1521 1522
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1523 1524 1525 1526
}

/**
 * gen6_reset_engines - reset individual engines
1527
 * @dev_priv: i915 device
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1538 1539
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1555 1556
		unsigned int tmp;

1557
		hw_mask = 0;
1558
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1559 1560 1561 1562
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1563

1564
	intel_uncore_forcewake_reset(dev_priv, true);
1565

1566 1567 1568
	return ret;
}

1569
/**
1570
 * __intel_wait_for_register_fw - wait until register matches expected state
1571 1572 1573 1574
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1575 1576 1577
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1578 1579
 *
 * This routine waits until the target register @reg contains the expected
1580 1581 1582 1583
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1584
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1585
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1586
 * must be not larger than 20,0000 microseconds.
1587 1588 1589 1590 1591 1592 1593 1594
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1595 1596
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1597 1598 1599 1600
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1601
				 u32 *out_value)
1602
{
1603 1604 1605 1606
	u32 reg_value;
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1607
	/* Catch any overuse of this function */
1608 1609
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1610

1611 1612
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1613
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1614
	if (ret)
1615
		ret = wait_for(done, slow_timeout_ms);
1616

1617 1618
	if (out_value)
		*out_value = reg_value;
1619

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1633 1634 1635 1636
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1637 1638 1639 1640 1641 1642
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1643 1644 1645
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1646
{
1647 1648 1649 1650
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	might_sleep();

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
					   2, 0, NULL);

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1663 1664 1665 1666 1667
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1668 1669
}

1670
static int gen8_reset_engine_start(struct intel_engine_cs *engine)
1671
{
1672
	struct drm_i915_private *dev_priv = engine->i915;
1673 1674 1675 1676 1677
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1678 1679 1680 1681 1682
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1683 1684 1685 1686 1687 1688
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

1689
static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
1690
{
1691
	struct drm_i915_private *dev_priv = engine->i915;
1692 1693 1694

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1695 1696
}

1697 1698
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1699 1700
{
	struct intel_engine_cs *engine;
1701
	unsigned int tmp;
1702

1703
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1704
		if (gen8_reset_engine_start(engine))
1705 1706
			goto not_ready;

1707
	return gen6_reset_engines(dev_priv, engine_mask);
1708 1709

not_ready:
1710
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1711
		gen8_reset_engine_cancel(engine);
1712 1713 1714 1715

	return -EIO;
}

1716 1717 1718
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1719
{
1720 1721 1722
	if (!i915.reset)
		return NULL;

1723
	if (INTEL_INFO(dev_priv)->gen >= 8)
1724
		return gen8_reset_engines;
1725
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1726
		return gen6_reset_engines;
1727
	else if (IS_GEN5(dev_priv))
1728
		return ironlake_do_reset;
1729
	else if (IS_G4X(dev_priv))
1730
		return g4x_do_reset;
1731
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1732
		return g33_do_reset;
1733
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1734
		return i915_do_reset;
1735
	else
1736 1737 1738
		return NULL;
}

1739
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1740
{
1741
	reset_func reset;
1742
	int ret;
1743

1744
	reset = intel_get_gpu_reset(dev_priv);
1745
	if (reset == NULL)
1746
		return -ENODEV;
1747

1748 1749 1750 1751
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1752
	ret = reset(dev_priv, engine_mask);
1753 1754 1755
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1756 1757
}

1758
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1759
{
1760
	return intel_get_gpu_reset(dev_priv) != NULL;
1761 1762
}

1763 1764 1765 1766
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;

1767
	if (!HAS_GUC(dev_priv))
1768 1769 1770 1771 1772 1773 1774 1775 1776
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1777
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1778
{
1779
	return check_for_unclaimed_mmio(dev_priv);
1780
}
1781

1782
bool
1783 1784 1785 1786
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1787
		return false;
1788 1789 1790 1791 1792 1793 1794

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1795
		return true;
1796
	}
1797 1798

	return false;
1799
}
1800 1801 1802 1803 1804

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1805
	u32 offset = i915_mmio_reg_offset(reg);
1806 1807
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1808 1809 1810 1811 1812 1813 1814
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1826
	u32 offset = i915_mmio_reg_offset(reg);
1827 1828
	enum forcewake_domains fw_domains;

1829 1830 1831 1832 1833
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1834
		fw_domains = FORCEWAKE_RENDER;
1835 1836 1837
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1867 1868 1869
	if (intel_vgpu_active(dev_priv))
		return 0;

1870 1871 1872 1873 1874 1875 1876 1877
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1878 1879

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1880
#include "selftests/mock_uncore.c"
1881 1882
#include "selftests/intel_uncore.c"
#endif