intel_uncore.c 46.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114
	enum forcewake_domain_id id;
115

116 117 118 119 120 121
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_wait_ack(d);
	}
}
122

123
static void
124
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
125 126
{
	struct intel_uncore_forcewake_domain *d;
127
	enum forcewake_domain_id id;
128

129 130 131 132 133
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;
139
	enum forcewake_domain_id id;
140 141 142 143 144 145 146 147 148

	/* No need to do for all, just do for first found */
	for_each_fw_domain(d, dev_priv, id) {
		fw_domain_posting_read(d);
		break;
	}
}

static void
149
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
150 151
{
	struct intel_uncore_forcewake_domain *d;
152
	enum forcewake_domain_id id;
153

154 155
	if (dev_priv->uncore.fw_domains == 0)
		return;
156

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
174
					      enum forcewake_domains fw_domains)
175 176
{
	fw_domains_get(dev_priv, fw_domains);
177

178
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
179
	__gen6_gt_wait_for_thread_c0(dev_priv);
180 181 182 183 184
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
185 186

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
187 188
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
189 190
}

191
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
192
				     enum forcewake_domains fw_domains)
193
{
194
	fw_domains_put(dev_priv, fw_domains);
195 196 197
	gen6_gt_check_fifodbg(dev_priv);
}

198 199 200 201 202 203 204
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

205 206 207 208
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

209 210
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
211
	if (IS_VALLEYVIEW(dev_priv))
212
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
213

214 215
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
216 217
		u32 fifo = fifo_free_entries(dev_priv);

218 219
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
220
			fifo = fifo_free_entries(dev_priv);
221 222 223 224 225 226 227 228 229 230
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

231 232
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
233
{
234 235
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
236
	unsigned long irqflags;
Z
Zhe Wang 已提交
237

238
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
239

240 241 242 243 244 245 246 247 248
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
249 250

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
251 252
}

253
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
254
{
255
	struct drm_i915_private *dev_priv = dev->dev_private;
256
	unsigned long irqflags;
257
	struct intel_uncore_forcewake_domain *domain;
258 259 260
	int retry_count = 100;
	enum forcewake_domain_id id;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
261

262 263 264 265 266 267
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
268

269
		for_each_fw_domain(domain, dev_priv, id) {
270
			if (hrtimer_cancel(&domain->timer) == 0)
271
				continue;
Z
Zhe Wang 已提交
272

273
			intel_uncore_fw_release_timer(&domain->timer);
274
		}
275

276
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
277

278
		for_each_fw_domain(domain, dev_priv, id) {
279
			if (hrtimer_active(&domain->timer))
280 281
				active_domains |= (1 << id);
		}
282

283 284
		if (active_domains == 0)
			break;
285

286 287 288 289
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
290

291 292 293
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
294

295 296 297 298 299 300 301 302
	WARN_ON(active_domains);

	for_each_fw_domain(domain, dev_priv, id)
		if (domain->wake_count)
			fw |= 1 << id;

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
303

304
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
305

306 307 308 309 310 311
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
312
				fifo_free_entries(dev_priv);
313 314
	}

315
	if (!restore)
316
		assert_forcewakes_inactive(dev_priv);
317

318
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
319 320
}

321
static void intel_uncore_ellc_detect(struct drm_device *dev)
322 323 324
{
	struct drm_i915_private *dev_priv = dev->dev_private;

325 326
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
327
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
328 329 330 331 332 333 334 335
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
336 337
}

338
static bool
339
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
340 341 342 343 344 345 346 347 348 349 350 351
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

378 379 380 381 382
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

383 384 385
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
386

387 388 389 390 391
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

392 393 394 395 396 397 398 399
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

400
	intel_uncore_forcewake_reset(dev, restore_forcewake);
401 402
}

403 404 405 406 407 408
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

409 410
void intel_uncore_sanitize(struct drm_device *dev)
{
411 412
	i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);

413 414 415 416
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
	enum forcewake_domain_id id;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (domain->wake_count++)
			fw_domains &= ~(1 << id);
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

437 438 439 440 441 442 443 444 445 446 447 448
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
449
 */
450
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
451
				enum forcewake_domains fw_domains)
452 453 454
{
	unsigned long irqflags;

455 456 457
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

458
	assert_rpm_wakelock_held(dev_priv);
459

460
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
461
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
462 463 464
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

465
/**
466
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
467
 * @dev_priv: i915 device instance
468
 * @fw_domains: forcewake domains to get reference on
469
 *
470 471
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
472
 */
473 474 475 476 477 478 479 480 481 482 483 484 485
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
486
{
487
	struct intel_uncore_forcewake_domain *domain;
488
	enum forcewake_domain_id id;
489

490 491 492
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

493 494 495 496 497 498 499 500 501
	fw_domains &= dev_priv->uncore.fw_domains;

	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

502
		fw_domain_arm_timer(domain);
503
	}
504
}
505

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
524 525 526
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

546
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
547
{
548
	struct intel_uncore_forcewake_domain *domain;
549
	enum forcewake_domain_id id;
550

551 552 553
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

554
	for_each_fw_domain(domain, dev_priv, id)
555
		WARN_ON(domain->wake_count);
556 557
}

558
/* We give fast paths for the really cool registers */
559
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
560

561
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
562

563 564 565 566 567 568 569 570 571 572 573 574 575
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
576
	 REG_RANGE((reg), 0x5200, 0x8000) || \
577
	 REG_RANGE((reg), 0x8300, 0x8500) || \
578
	 REG_RANGE((reg), 0xB000, 0xB480) || \
579 580 581 582 583 584 585 586
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
587
	 REG_RANGE((reg), 0x30000, 0x38000))
588 589 590 591 592 593

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
594
	 REG_RANGE((reg), 0xF000, 0x10000))
595

596
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
597
	REG_RANGE((reg), 0xB00,  0x2000)
598 599

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
600 601
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
602
	 REG_RANGE((reg), 0x5200, 0x8000) || \
603
	 REG_RANGE((reg), 0x8140, 0x8160) || \
604 605 606
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
607 608
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
609 610

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
611 612
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
613 614 615 616 617 618 619 620 621
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
622
	((reg) < 0x40000 && \
623 624 625 626 627
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

628 629 630 631 632 633
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
634
	__raw_i915_write32(dev_priv, MI_MODE, 0);
635 636 637
}

static void
638 639 640 641
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
642
{
643 644 645 646 647 648 649 650 651
	/* XXX. We limit the auto arming traces for mmio
	 * debugs on these platforms. There are just too many
	 * revealed by these and CI/Bat suffers from the noise.
	 * Please fix and then re-enable the automatic traces.
	 */
	if (i915.mmio_debug < 2 &&
	    (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
		return;

652 653 654 655 656
	if (WARN(check_for_unclaimed_mmio(dev_priv),
		 "Unclaimed register detected %s %s register 0x%x\n",
		 before ? "before" : "after",
		 read ? "reading" : "writing to",
		 i915_mmio_reg_offset(reg)))
657
		i915.mmio_debug--; /* Only report the first N failures */
658 659
}

660 661 662 663 664 665 666 667 668 669 670 671
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

672
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
673
	u##x val = 0; \
674
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
675

676
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
677 678 679
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

680
#define __gen2_read(x) \
681
static u##x \
682
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
683
	GEN2_READ_HEADER(x); \
684
	val = __raw_i915_read##x(dev_priv, reg); \
685
	GEN2_READ_FOOTER; \
686 687 688 689
}

#define __gen5_read(x) \
static u##x \
690
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
691
	GEN2_READ_HEADER(x); \
692 693
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
694
	GEN2_READ_FOOTER; \
695 696
}

697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
713
	u32 offset = i915_mmio_reg_offset(reg); \
714 715
	unsigned long irqflags; \
	u##x val = 0; \
716
	assert_rpm_wakelock_held(dev_priv); \
717 718
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
719 720

#define GEN6_READ_FOOTER \
721
	unclaimed_reg_debug(dev_priv, reg, true, false); \
722 723 724 725
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

726 727
static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
728 729
{
	struct intel_uncore_forcewake_domain *domain;
730
	enum forcewake_domain_id id;
731 732 733 734 735

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
736
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
737
		if (domain->wake_count) {
738
			fw_domains &= ~(1 << id);
739 740 741
			continue;
		}

742
		fw_domain_arm_timer(domain);
743 744 745 746 747 748
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

749 750
#define __gen6_read(x) \
static u##x \
751
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
752
	GEN6_READ_HEADER(x); \
753
	if (NEEDS_FORCE_WAKE(offset)) \
754
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
755
	val = __raw_i915_read##x(dev_priv, reg); \
756
	GEN6_READ_FOOTER; \
757 758
}

759 760
#define __vlv_read(x) \
static u##x \
761
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
762
	enum forcewake_domains fw_engine = 0; \
763
	GEN6_READ_HEADER(x); \
764
	if (!NEEDS_FORCE_WAKE(offset)) \
765
		fw_engine = 0; \
766
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
767
		fw_engine = FORCEWAKE_RENDER; \
768
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
769 770
		fw_engine = FORCEWAKE_MEDIA; \
	if (fw_engine) \
771
		__force_wake_auto(dev_priv, fw_engine); \
772
	val = __raw_i915_read##x(dev_priv, reg); \
773
	GEN6_READ_FOOTER; \
774 775
}

776 777
#define __chv_read(x) \
static u##x \
778
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
779
	enum forcewake_domains fw_engine = 0; \
780
	GEN6_READ_HEADER(x); \
781
	if (!NEEDS_FORCE_WAKE(offset)) \
782
		fw_engine = 0; \
783
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
784
		fw_engine = FORCEWAKE_RENDER; \
785
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
786
		fw_engine = FORCEWAKE_MEDIA; \
787
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
788 789
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
790
		__force_wake_auto(dev_priv, fw_engine); \
791
	val = __raw_i915_read##x(dev_priv, reg); \
792
	GEN6_READ_FOOTER; \
793
}
794

795
#define SKL_NEEDS_FORCE_WAKE(reg) \
796
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
797 798 799

#define __gen9_read(x) \
static u##x \
800
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
801
	enum forcewake_domains fw_engine; \
802
	GEN6_READ_HEADER(x); \
803
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
804
		fw_engine = 0; \
805
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
806
		fw_engine = FORCEWAKE_RENDER; \
807
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
808
		fw_engine = FORCEWAKE_MEDIA; \
809
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
810 811 812 813
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
814
		__force_wake_auto(dev_priv, fw_engine); \
815
	val = __raw_i915_read##x(dev_priv, reg); \
816
	GEN6_READ_FOOTER; \
817 818 819 820 821 822
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
823 824 825 826
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
827 828 829 830
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
831 832 833 834 835
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

836
#undef __gen9_read
837
#undef __chv_read
838
#undef __vlv_read
839
#undef __gen6_read
840 841
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
842

843 844 845
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
846
	assert_rpm_device_not_suspended(dev_priv); \
847 848 849 850 851 852 853 854 855
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
856
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
857 858 859 860 861 862 863 864 865 866 867 868 869 870
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

871
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
872
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
873
	assert_rpm_wakelock_held(dev_priv); \
874

875
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
876

877
#define __gen2_write(x) \
878
static void \
879
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
880
	GEN2_WRITE_HEADER; \
881
	__raw_i915_write##x(dev_priv, reg, val); \
882
	GEN2_WRITE_FOOTER; \
883 884 885 886
}

#define __gen5_write(x) \
static void \
887
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
888
	GEN2_WRITE_HEADER; \
889 890
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
891
	GEN2_WRITE_FOOTER; \
892 893
}

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
910
	u32 offset = i915_mmio_reg_offset(reg); \
911 912
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
913
	assert_rpm_wakelock_held(dev_priv); \
914 915
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
916 917

#define GEN6_WRITE_FOOTER \
918
	unclaimed_reg_debug(dev_priv, reg, false, false); \
919 920
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

921 922
#define __gen6_write(x) \
static void \
923
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
924
	u32 __fifo_ret = 0; \
925
	GEN6_WRITE_HEADER; \
926
	if (NEEDS_FORCE_WAKE(offset)) { \
927 928 929 930 931 932
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
933
	GEN6_WRITE_FOOTER; \
934 935 936 937
}

#define __hsw_write(x) \
static void \
938
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
939
	u32 __fifo_ret = 0; \
940
	GEN6_WRITE_HEADER; \
941
	if (NEEDS_FORCE_WAKE(offset)) { \
942 943
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
944
	__raw_i915_write##x(dev_priv, reg, val); \
945 946 947
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
948
	GEN6_WRITE_FOOTER; \
949
}
950

951
static const i915_reg_t gen8_shadowed_regs[] = {
952 953 954 955 956 957 958 959 960 961
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

962 963
static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
964 965 966
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
967
		if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
968 969 970 971 972 973 974
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
975
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
976
	GEN6_WRITE_HEADER; \
977
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
978
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
979
	__raw_i915_write##x(dev_priv, reg, val); \
980
	GEN6_WRITE_FOOTER; \
981 982
}

983 984
#define __chv_write(x) \
static void \
985
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
986
	enum forcewake_domains fw_engine = 0; \
987
	GEN6_WRITE_HEADER; \
988
	if (!NEEDS_FORCE_WAKE(offset) || \
989
	    is_gen8_shadowed(dev_priv, reg)) \
990
		fw_engine = 0; \
991
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
992
		fw_engine = FORCEWAKE_RENDER; \
993
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
994
		fw_engine = FORCEWAKE_MEDIA; \
995
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
996 997
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
998
		__force_wake_auto(dev_priv, fw_engine); \
999
	__raw_i915_write##x(dev_priv, reg, val); \
1000
	GEN6_WRITE_FOOTER; \
1001 1002
}

1003
static const i915_reg_t gen9_shadowed_regs[] = {
Z
Zhe Wang 已提交
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

1016 1017
static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
Z
Zhe Wang 已提交
1018 1019 1020
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
1021
		if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
Z
Zhe Wang 已提交
1022 1023 1024 1025 1026
			return true;

	return false;
}

1027 1028
#define __gen9_write(x) \
static void \
1029
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1030
		bool trace) { \
1031
	enum forcewake_domains fw_engine; \
1032
	GEN6_WRITE_HEADER; \
1033
	if (!SKL_NEEDS_FORCE_WAKE(offset) || \
1034 1035
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
1036
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
1037
		fw_engine = FORCEWAKE_RENDER; \
1038
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
1039
		fw_engine = FORCEWAKE_MEDIA; \
1040
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
1041 1042 1043 1044
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
1045
		__force_wake_auto(dev_priv, fw_engine); \
1046
	__raw_i915_write##x(dev_priv, reg, val); \
1047
	GEN6_WRITE_FOOTER; \
1048 1049 1050 1051 1052 1053
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1054 1055 1056 1057
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1058 1059 1060 1061
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1062 1063 1064 1065 1066 1067 1068 1069 1070
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1071
#undef __gen9_write
1072
#undef __chv_write
1073
#undef __gen8_write
1074 1075
#undef __hsw_write
#undef __gen6_write
1076 1077
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1078

1079 1080 1081
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1082
	assert_rpm_device_not_suspended(dev_priv); \
1083 1084 1085 1086 1087 1088 1089
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1090
			  i915_reg_t reg, u##x val, bool trace) { \
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1121 1122

static void fw_domain_init(struct drm_i915_private *dev_priv,
1123
			   enum forcewake_domain_id domain_id,
1124 1125
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1145
		/* WaRsClearFWBitsAtReset:bdw,skl */
1146 1147 1148 1149 1150
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1151
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1152 1153 1154 1155 1156 1157 1158
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1159 1160
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1161 1162

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1163 1164

	fw_domain_reset(d);
1165 1166
}

1167
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1168 1169 1170
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1171
	if (INTEL_INFO(dev_priv)->gen <= 5)
1172 1173
		return;

Z
Zhe Wang 已提交
1174
	if (IS_GEN9(dev)) {
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1185
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1186
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1187 1188 1189 1190 1191
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1192 1193 1194 1195
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1196
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1197 1198 1199 1200 1201
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1214 1215 1216 1217 1218
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1219 1220
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1221 1222 1223
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1224
		 */
1225 1226 1227 1228

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1229 1230
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1231

1232
		mutex_lock(&dev->struct_mutex);
1233
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1234
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1235
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1236 1237
		mutex_unlock(&dev->struct_mutex);

1238
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1239 1240
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1241 1242
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1243 1244 1245
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1246
			fw_domains_get_with_thread_status;
1247
		dev_priv->uncore.funcs.force_wake_put =
1248 1249 1250
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1251
	}
1252 1253 1254

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1255 1256 1257 1258 1259 1260
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1261 1262
	i915_check_vgpu(dev);

1263 1264 1265
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1266

1267 1268
	dev_priv->uncore.unclaimed_mmio_check = 1;

1269
	switch (INTEL_INFO(dev)->gen) {
1270
	default:
1271 1272 1273 1274 1275
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1276
		if (IS_CHERRYVIEW(dev)) {
1277 1278
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1279 1280

		} else {
1281 1282
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1283
		}
1284
		break;
1285 1286
	case 7:
	case 6:
1287
		if (IS_HASWELL(dev)) {
1288
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1289
		} else {
1290
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1291
		}
1292 1293

		if (IS_VALLEYVIEW(dev)) {
1294
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1295
		} else {
1296
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1297
		}
1298 1299
		break;
	case 5:
1300 1301
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1302 1303 1304 1305
		break;
	case 4:
	case 3:
	case 2:
1306 1307
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1308 1309
		break;
	}
1310

1311 1312 1313 1314 1315
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1316
	i915_check_and_clear_faults(dev);
1317
}
1318 1319
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1320 1321 1322 1323 1324

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1325
	intel_uncore_forcewake_reset(dev, false);
1326 1327
}

1328 1329
#define GEN_RANGE(l, h) GENMASK(h, l)

1330
static const struct register_whitelist {
1331
	i915_reg_t offset_ldw, offset_udw;
1332
	uint32_t size;
1333 1334
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1335
} whitelist[] = {
1336 1337 1338
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1339 1340 1341 1342 1343 1344 1345 1346
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1347
	unsigned size;
1348
	i915_reg_t offset_ldw, offset_udw;
1349
	int i, ret = 0;
1350 1351

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1352
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1353 1354 1355 1356 1357 1358 1359
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1360 1361 1362 1363
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1364 1365
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1366
	size = entry->size;
1367
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1368

1369 1370
	intel_runtime_pm_get(dev_priv);

1371 1372
	switch (size) {
	case 8 | 1:
1373
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1374
		break;
1375
	case 8:
1376
		reg->val = I915_READ64(offset_ldw);
1377 1378
		break;
	case 4:
1379
		reg->val = I915_READ(offset_ldw);
1380 1381
		break;
	case 2:
1382
		reg->val = I915_READ16(offset_ldw);
1383 1384
		break;
	case 1:
1385
		reg->val = I915_READ8(offset_ldw);
1386 1387
		break;
	default:
1388 1389
		ret = -EINVAL;
		goto out;
1390 1391
	}

1392 1393 1394
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1395 1396
}

1397 1398 1399 1400 1401 1402
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1403
	struct intel_context *ctx;
1404 1405
	int ret;

1406 1407 1408
	if (args->flags || args->pad)
		return -EINVAL;

1409
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1410 1411 1412 1413 1414 1415
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1416 1417
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1418
		mutex_unlock(&dev->struct_mutex);
1419
		return PTR_ERR(ctx);
1420
	}
1421
	hs = &ctx->hang_stats;
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1436
static int i915_reset_complete(struct drm_device *dev)
1437 1438
{
	u8 gdrst;
1439
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1440
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1441 1442
}

1443
static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
1444
{
V
Ville Syrjälä 已提交
1445
	/* assert reset for at least 20 usec */
1446
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1447
	udelay(20);
1448
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1449

1450
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1451 1452 1453 1454 1455
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1456
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1457
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1458 1459
}

1460
static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
1461 1462 1463 1464 1465
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1466
static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
1467 1468 1469 1470
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1471
	pci_write_config_byte(dev->pdev, I915_GDRST,
1472
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1473
	ret =  wait_for(g4x_reset_complete(dev), 500);
1474 1475 1476 1477 1478 1479 1480
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1481
	pci_write_config_byte(dev->pdev, I915_GDRST,
1482
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1483
	ret =  wait_for(g4x_reset_complete(dev), 500);
1484 1485 1486 1487 1488 1489 1490
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1491
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1492 1493 1494 1495

	return 0;
}

1496
static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
1497 1498 1499 1500
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1501
	I915_WRITE(ILK_GDSR,
1502
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1503
	ret = wait_for((I915_READ(ILK_GDSR) &
1504
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1505 1506 1507
	if (ret)
		return ret;

1508
	I915_WRITE(ILK_GDSR,
1509
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1510
	ret = wait_for((I915_READ(ILK_GDSR) &
1511 1512 1513 1514
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1515
	I915_WRITE(ILK_GDSR, 0);
1516 1517

	return 0;
1518 1519
}

1520 1521 1522
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1523
{
1524
	int ret;
1525 1526 1527 1528 1529

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1530
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1531

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
	/* Spin waiting for the device to ack the reset requests */
	ret = wait_for(ACKED, 500);
#undef ACKED

	return ret;
}

/**
 * gen6_reset_engines - reset individual engines
 * @dev: DRM device
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
		hw_mask = 0;
		for_each_engine_masked(engine, dev_priv, engine_mask)
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1576

1577
	intel_uncore_forcewake_reset(dev, true);
1578

1579 1580 1581
	return ret;
}

1582 1583 1584 1585 1586
static int wait_for_register_fw(struct drm_i915_private *dev_priv,
				i915_reg_t reg,
				const u32 mask,
				const u32 value,
				const unsigned long timeout_ms)
1587
{
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
	int ret;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

	ret = wait_for_register_fw(dev_priv,
				   RING_RESET_CTL(engine->mmio_base),
				   RESET_CTL_READY_TO_RESET,
				   RESET_CTL_READY_TO_RESET,
				   700);
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1616 1617
}

1618
static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
1619 1620 1621 1622
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;

1623
	for_each_engine_masked(engine, dev_priv, engine_mask)
1624
		if (gen8_request_engine_reset(engine))
1625 1626
			goto not_ready;

1627
	return gen6_reset_engines(dev, engine_mask);
1628 1629

not_ready:
1630
	for_each_engine_masked(engine, dev_priv, engine_mask)
1631
		gen8_unrequest_engine_reset(engine);
1632 1633 1634 1635

	return -EIO;
}

1636 1637
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
							  unsigned engine_mask)
1638
{
1639 1640 1641
	if (!i915.reset)
		return NULL;

1642
	if (INTEL_INFO(dev)->gen >= 8)
1643
		return gen8_reset_engines;
1644
	else if (INTEL_INFO(dev)->gen >= 6)
1645
		return gen6_reset_engines;
1646
	else if (IS_GEN5(dev))
1647
		return ironlake_do_reset;
1648
	else if (IS_G4X(dev))
1649
		return g4x_do_reset;
1650
	else if (IS_G33(dev))
1651
		return g33_do_reset;
1652
	else if (INTEL_INFO(dev)->gen >= 3)
1653
		return i915_do_reset;
1654
	else
1655 1656 1657
		return NULL;
}

1658
int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
1659
{
1660
	struct drm_i915_private *dev_priv = to_i915(dev);
1661
	int (*reset)(struct drm_device *, unsigned);
1662
	int ret;
1663 1664 1665

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1666
		return -ENODEV;
1667

1668 1669 1670 1671
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1672
	ret = reset(dev, engine_mask);
1673 1674 1675
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1676 1677 1678 1679 1680
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1681 1682
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

	if (!i915.enable_guc_submission)
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1702
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1703
{
1704
	return check_for_unclaimed_mmio(dev_priv);
1705
}
1706

1707
bool
1708 1709 1710 1711
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1712
		return false;
1713 1714 1715 1716 1717 1718 1719

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1720
		return true;
1721
	}
1722 1723

	return false;
1724
}