intel_uncore.c 53.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
56
{
57
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
58
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
59 60
}

61 62
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
63
{
64 65
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
66
			       NSEC_PER_MSEC,
67 68
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
69 70
}

71 72
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
73
{
74 75
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
76
			    FORCEWAKE_ACK_TIMEOUT_MS))
77 78 79
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
80

81 82 83 84 85
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
86

87 88 89 90 91
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
92
			    FORCEWAKE_ACK_TIMEOUT_MS))
93 94 95
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
96

97 98 99 100
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
101 102
}

103 104
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
105
{
106
	/* something from same cacheline, but not from the set register */
107
	if (i915_mmio_reg_valid(d->reg_post))
108
		__raw_posting_read(d->i915, d->reg_post);
109 110
}

111
static void
112
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
113
{
114
	struct intel_uncore_forcewake_domain *d;
115

116
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
117 118 119
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
120 121 122

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
123 124

	dev_priv->uncore.fw_domains_active |= fw_domains;
125
}
126

127
static void
128
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
129 130
{
	struct intel_uncore_forcewake_domain *d;
131

132
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
133 134 135
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
136 137

	dev_priv->uncore.fw_domains_active &= ~fw_domains;
138
}
139

140 141 142 143 144 145 146
static void
vgpu_fw_domains_nop(struct drm_i915_private *dev_priv,
		    enum forcewake_domains fw_domains)
{
	/* Guest driver doesn't need to takes care forcewake. */
}

147 148 149 150 151 152
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
153
	for_each_fw_domain(d, dev_priv) {
154 155 156 157 158 159
		fw_domain_posting_read(d);
		break;
	}
}

static void
160
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
161 162 163
{
	struct intel_uncore_forcewake_domain *d;

164 165
	if (dev_priv->uncore.fw_domains == 0)
		return;
166

167
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
184
					      enum forcewake_domains fw_domains)
185 186
{
	fw_domains_get(dev_priv, fw_domains);
187

188
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
189
	__gen6_gt_wait_for_thread_c0(dev_priv);
190 191 192 193 194
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
195 196

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
197 198
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
199 200
}

201
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
202
				     enum forcewake_domains fw_domains)
203
{
204
	fw_domains_put(dev_priv, fw_domains);
205 206 207
	gen6_gt_check_fifodbg(dev_priv);
}

208 209 210 211 212 213 214
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

215 216 217 218
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

219 220
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
221
	if (IS_VALLEYVIEW(dev_priv))
222
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
223

224 225
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
226 227
		u32 fifo = fifo_free_entries(dev_priv);

228 229
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
230
			fifo = fifo_free_entries(dev_priv);
231 232 233 234 235 236 237 238 239 240
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

241 242
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
243
{
244 245
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
246
	struct drm_i915_private *dev_priv = domain->i915;
247
	unsigned long irqflags;
Z
Zhe Wang 已提交
248

249
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
250

251
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
252 253 254
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

255
	if (--domain->wake_count == 0)
256
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
257

258
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
259 260

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
261 262
}

263 264
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
265
{
266
	unsigned long irqflags;
267
	struct intel_uncore_forcewake_domain *domain;
268
	int retry_count = 100;
269
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
270

271 272 273 274 275 276
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
277

278
		for_each_fw_domain(domain, dev_priv) {
279
			if (hrtimer_cancel(&domain->timer) == 0)
280
				continue;
Z
Zhe Wang 已提交
281

282
			intel_uncore_fw_release_timer(&domain->timer);
283
		}
284

285
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
286

287
		for_each_fw_domain(domain, dev_priv) {
288
			if (hrtimer_active(&domain->timer))
289
				active_domains |= domain->mask;
290
		}
291

292 293
		if (active_domains == 0)
			break;
294

295 296 297 298
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
299

300 301 302
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
303

304 305
	WARN_ON(active_domains);

306
	fw = dev_priv->uncore.fw_domains_active;
307 308
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
309

310
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
311

312 313 314 315
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

316
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
317
			dev_priv->uncore.fifo_count =
318
				fifo_free_entries(dev_priv);
319 320
	}

321
	if (!restore)
322
		assert_forcewakes_inactive(dev_priv);
323

324
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
325 326
}

M
Mika Kuoppala 已提交
327 328 329 330 331 332 333 334 335 336 337 338
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

339
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
340
{
341 342 343
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
344 345
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
346
	 */
M
Mika Kuoppala 已提交
347 348
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
349

M
Mika Kuoppala 已提交
350
	return gen9_edram_size(dev_priv);
351
}
352

353 354 355 356 357 358 359 360 361
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
362
		 * set up */
363 364
	} else {
		dev_priv->edram_cap = 0;
365
	}
366 367 368 369

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
370 371
}

372
static bool
373
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
374 375 376 377 378 379 380 381 382 383 384 385
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

412
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
413 414
					  bool restore_forcewake)
{
415 416
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

417 418 419
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
420

421
	/* clear out old GT FIFO errors */
422
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
423 424 425
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

426
	/* WaDisableShadowRegForCpd:chv */
427
	if (IS_CHERRYVIEW(dev_priv)) {
428 429 430 431 432 433
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

434
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
435 436
		info->has_decoupled_mmio = false;

437
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
438 439
}

440
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
441
{
442 443
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
444 445 446 447 448 449
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
450 451
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
452
	i915_check_and_clear_faults(dev_priv);
453 454
}

455
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
456
{
457
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
458

459
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
460
	intel_sanitize_gt_powersave(dev_priv);
461 462
}

463 464 465 466 467 468 469
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

470
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
471
		if (domain->wake_count++)
472
			fw_domains &= ~domain->mask;
473 474
	}

475
	if (fw_domains)
476 477 478
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

479 480 481 482 483 484 485 486 487 488 489 490
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
491
 */
492
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
493
				enum forcewake_domains fw_domains)
494 495 496
{
	unsigned long irqflags;

497 498 499
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

500
	assert_rpm_wakelock_held(dev_priv);
501

502
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
503
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
504 505 506
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

507
/**
508
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
509
 * @dev_priv: i915 device instance
510
 * @fw_domains: forcewake domains to get reference on
511
 *
512 513
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
514
 */
515 516 517
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
518
	lockdep_assert_held(&dev_priv->uncore.lock);
519 520 521 522 523 524 525 526 527

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
528
{
529
	struct intel_uncore_forcewake_domain *domain;
530

531 532
	fw_domains &= dev_priv->uncore.fw_domains;

533
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
534 535 536 537 538 539
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

540
		fw_domain_arm_timer(domain);
541
	}
542
}
543

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
562 563 564
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

565 566 567 568 569 570 571 572 573 574 575
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
576
	lockdep_assert_held(&dev_priv->uncore.lock);
577 578 579 580 581 582 583

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

584
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
585 586 587 588
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

589
	WARN_ON(dev_priv->uncore.fw_domains_active);
590 591
}

592
/* We give fast paths for the really cool registers */
593
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
594

595 596 597 598 599 600 601 602 603 604
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
605
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
606 607 608 609 610 611 612 613 614
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

634
static enum forcewake_domains
635
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
636
{
T
Tvrtko Ursulin 已提交
637
	const struct intel_forcewake_range *entry;
638

T
Tvrtko Ursulin 已提交
639 640 641
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
642
			fw_range_cmp);
643

644 645 646 647 648 649 650 651
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
652 653 654 655
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
656

T
Tvrtko Ursulin 已提交
657 658 659 660 661
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

662
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
663 664 665 666 667 668
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
669
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
670 671
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
672

T
Tvrtko Ursulin 已提交
673
#define __fwtable_reg_read_fw_domains(offset) \
674 675
({ \
	enum forcewake_domains __fwd = 0; \
676
	if (NEEDS_FORCE_WAKE((offset))) \
677
		__fwd = find_fw_domain(dev_priv, offset); \
678 679 680
	__fwd; \
})

681
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
682
static const i915_reg_t gen8_shadowed_regs[] = {
683 684 685 686 687 688
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
689 690 691
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
692
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
693
{
T
Tvrtko Ursulin 已提交
694
	u32 offset = i915_mmio_reg_offset(*reg);
695

T
Tvrtko Ursulin 已提交
696
	if (key < offset)
697
		return -1;
T
Tvrtko Ursulin 已提交
698
	else if (key > offset)
699 700 701 702 703
		return 1;
	else
		return 0;
}

704 705
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
706
	const i915_reg_t *regs = gen8_shadowed_regs;
707

T
Tvrtko Ursulin 已提交
708 709
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
710 711 712 713 714 715 716 717 718 719 720 721
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

722
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
723 724
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
725
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
726
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
727
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
728
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
729
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
730
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
731 732
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
733
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
734 735
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
736 737 738 739 740
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
741

742
#define __fwtable_reg_write_fw_domains(offset) \
743 744
({ \
	enum forcewake_domains __fwd = 0; \
745
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
746
		__fwd = find_fw_domain(dev_priv, offset); \
747 748 749
	__fwd; \
})

750
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
751
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
752
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
753 754
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
755
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
756
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
757
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
758
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
759
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
760
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
761
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
762
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
764
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
766
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
767
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
768
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
769
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
770
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
771
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
772
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
773
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
774
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
775
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
776
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
777
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
778
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
779
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
780
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
781
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
782
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
783 784
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
785

786 787 788 789 790 791
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
792
	__raw_i915_write32(dev_priv, MI_MODE, 0);
793 794 795
}

static void
796 797 798 799
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
800
{
801 802 803
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
804
		 i915_mmio_reg_offset(reg)))
805
		i915.mmio_debug--; /* Only report the first N failures */
806 807
}

808 809 810 811 812 813 814 815 816 817 818 819
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


880
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
881
	u##x val = 0; \
882
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
883

884
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
885 886 887
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

888
#define __gen2_read(x) \
889
static u##x \
890
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
891
	GEN2_READ_HEADER(x); \
892
	val = __raw_i915_read##x(dev_priv, reg); \
893
	GEN2_READ_FOOTER; \
894 895 896 897
}

#define __gen5_read(x) \
static u##x \
898
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
899
	GEN2_READ_HEADER(x); \
900 901
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
902
	GEN2_READ_FOOTER; \
903 904
}

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
921
	u32 offset = i915_mmio_reg_offset(reg); \
922 923
	unsigned long irqflags; \
	u##x val = 0; \
924
	assert_rpm_wakelock_held(dev_priv); \
925 926
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
927 928

#define GEN6_READ_FOOTER \
929
	unclaimed_reg_debug(dev_priv, reg, true, false); \
930 931 932 933
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

934 935
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
936 937 938
{
	struct intel_uncore_forcewake_domain *domain;

939 940 941 942 943 944 945 946 947
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
948 949 950
	if (WARN_ON(!fw_domains))
		return;

951 952 953
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
954

955 956
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
957 958
}

959
#define __gen_read(func, x) \
960
static u##x \
961
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
962
	enum forcewake_domains fw_engine; \
963
	GEN6_READ_HEADER(x); \
964
	fw_engine = __##func##_reg_read_fw_domains(offset); \
965
	if (fw_engine) \
966
		__force_wake_auto(dev_priv, fw_engine); \
967
	val = __raw_i915_read##x(dev_priv, reg); \
968
	GEN6_READ_FOOTER; \
969
}
970 971
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
972

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
995 996 997 998
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
999 1000 1001 1002 1003
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1004
#undef __fwtable_read
1005
#undef __gen6_read
1006 1007
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1008

1009
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1010
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1011
	assert_rpm_wakelock_held(dev_priv); \
1012

1013
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1014

1015
#define __gen2_write(x) \
1016
static void \
1017
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1018
	GEN2_WRITE_HEADER; \
1019
	__raw_i915_write##x(dev_priv, reg, val); \
1020
	GEN2_WRITE_FOOTER; \
1021 1022 1023 1024
}

#define __gen5_write(x) \
static void \
1025
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1026
	GEN2_WRITE_HEADER; \
1027 1028
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1029
	GEN2_WRITE_FOOTER; \
1030 1031
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1046
	u32 offset = i915_mmio_reg_offset(reg); \
1047 1048
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1049
	assert_rpm_wakelock_held(dev_priv); \
1050 1051
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1052 1053

#define GEN6_WRITE_FOOTER \
1054
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1055 1056
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1057 1058
#define __gen6_write(x) \
static void \
1059
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1060
	u32 __fifo_ret = 0; \
1061
	GEN6_WRITE_HEADER; \
1062
	if (NEEDS_FORCE_WAKE(offset)) { \
1063 1064 1065 1066 1067 1068
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1069
	GEN6_WRITE_FOOTER; \
1070 1071
}

1072
#define __gen_write(func, x) \
1073
static void \
1074
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1075
	enum forcewake_domains fw_engine; \
1076
	GEN6_WRITE_HEADER; \
1077
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1078
	if (fw_engine) \
1079
		__force_wake_auto(dev_priv, fw_engine); \
1080
	__raw_i915_write##x(dev_priv, reg, val); \
1081
	GEN6_WRITE_FOOTER; \
1082
}
1083 1084
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1085

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1105 1106 1107
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1108 1109 1110
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1111 1112 1113 1114
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1115
#undef __fwtable_write
1116
#undef __gen8_write
1117
#undef __gen6_write
1118 1119
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1120

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1136 1137

static void fw_domain_init(struct drm_i915_private *dev_priv,
1138
			   enum forcewake_domain_id domain_id,
1139 1140
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1160
		/* WaRsClearFWBitsAtReset:bdw,skl */
1161 1162 1163 1164 1165
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1166
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1167 1168 1169 1170 1171 1172 1173
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1174 1175 1176 1177 1178 1179
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1180 1181
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1182 1183

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1184 1185

	fw_domain_reset(d);
1186 1187
}

1188
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1189
{
1190
	if (INTEL_INFO(dev_priv)->gen <= 5)
1191 1192
		return;

1193
	if (IS_GEN9(dev_priv)) {
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1204
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1205
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1206
		if (!IS_CHERRYVIEW(dev_priv))
1207 1208 1209 1210
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1211 1212 1213 1214
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1215
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1216 1217
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1218
		if (IS_HASWELL(dev_priv))
1219 1220 1221 1222
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1223 1224
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1225
	} else if (IS_IVYBRIDGE(dev_priv)) {
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1237 1238 1239 1240 1241
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1242 1243
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1244 1245 1246
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1247
		 */
1248 1249 1250 1251

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1252 1253
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1254

1255
		spin_lock_irq(&dev_priv->uncore.lock);
1256
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1257
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1258
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1259
		spin_unlock_irq(&dev_priv->uncore.lock);
1260

1261
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1262 1263
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1264 1265
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1266
		}
1267
	} else if (IS_GEN6(dev_priv)) {
1268
		dev_priv->uncore.funcs.force_wake_get =
1269
			fw_domains_get_with_thread_status;
1270
		dev_priv->uncore.funcs.force_wake_put =
1271 1272 1273
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1274
	}
1275

1276 1277 1278 1279 1280
	if (intel_vgpu_active(dev_priv)) {
		dev_priv->uncore.funcs.force_wake_get = vgpu_fw_domains_nop;
		dev_priv->uncore.funcs.force_wake_put = vgpu_fw_domains_nop;
	}

1281 1282
	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1283 1284
}

1285 1286 1287 1288 1289 1290 1291
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1318
void intel_uncore_init(struct drm_i915_private *dev_priv)
1319
{
1320
	i915_check_vgpu(dev_priv);
1321

1322
	intel_uncore_edram_detect(dev_priv);
1323 1324
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1325

1326
	dev_priv->uncore.unclaimed_mmio_check = 1;
1327 1328
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1329

1330
	switch (INTEL_INFO(dev_priv)->gen) {
1331
	default:
1332
	case 9:
1333
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1334
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1335
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
1336 1337 1338 1339 1340 1341 1342 1343
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
		}
1344 1345
		break;
	case 8:
1346
		if (IS_CHERRYVIEW(dev_priv)) {
1347
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1348
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1349
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1350 1351

		} else {
1352 1353
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1354
		}
1355
		break;
1356 1357
	case 7:
	case 6:
1358
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1359

1360
		if (IS_VALLEYVIEW(dev_priv)) {
1361
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1362
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1363
		} else {
1364
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1365
		}
1366 1367
		break;
	case 5:
1368 1369
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1370 1371 1372 1373
		break;
	case 4:
	case 3:
	case 2:
1374 1375
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1376 1377
		break;
	}
1378

1379 1380 1381
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1382
	i915_check_and_clear_faults(dev_priv);
1383
}
1384 1385
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1386

1387
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1388
{
1389 1390 1391
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1392
	/* Paranoia: make sure we have disabled everything before we exit. */
1393 1394
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1395 1396
}

1397
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1398

1399
static const struct register_whitelist {
1400
	i915_reg_t offset_ldw, offset_udw;
1401
	uint32_t size;
1402 1403
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1404
} whitelist[] = {
1405 1406 1407
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1408 1409 1410 1411 1412
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1413
	struct drm_i915_private *dev_priv = to_i915(dev);
1414 1415
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1416
	unsigned size;
1417
	i915_reg_t offset_ldw, offset_udw;
1418
	int i, ret = 0;
1419 1420

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1421
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1422
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1423 1424 1425 1426 1427 1428
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1429 1430 1431 1432
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1433 1434
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1435
	size = entry->size;
1436
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1437

1438 1439
	intel_runtime_pm_get(dev_priv);

1440 1441
	switch (size) {
	case 8 | 1:
1442
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1443
		break;
1444
	case 8:
1445
		reg->val = I915_READ64(offset_ldw);
1446 1447
		break;
	case 4:
1448
		reg->val = I915_READ(offset_ldw);
1449 1450
		break;
	case 2:
1451
		reg->val = I915_READ16(offset_ldw);
1452 1453
		break;
	case 1:
1454
		reg->val = I915_READ8(offset_ldw);
1455 1456
		break;
	default:
1457 1458
		ret = -EINVAL;
		goto out;
1459 1460
	}

1461 1462 1463
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1464 1465
}

1466
static int i915_reset_complete(struct pci_dev *pdev)
1467 1468
{
	u8 gdrst;
1469
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1470
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1471 1472
}

1473
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1474
{
1475
	struct pci_dev *pdev = dev_priv->drm.pdev;
1476

V
Ville Syrjälä 已提交
1477
	/* assert reset for at least 20 usec */
1478
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1479
	udelay(20);
1480
	pci_write_config_byte(pdev, I915_GDRST, 0);
1481

1482
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1483 1484
}

1485
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1486 1487
{
	u8 gdrst;
1488
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1489
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1490 1491
}

1492
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1493
{
1494
	struct pci_dev *pdev = dev_priv->drm.pdev;
1495 1496
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1497 1498
}

1499
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1500
{
1501
	struct pci_dev *pdev = dev_priv->drm.pdev;
1502 1503
	int ret;

1504
	pci_write_config_byte(pdev, I915_GDRST,
1505
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1506
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1507 1508 1509 1510 1511 1512 1513
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1514
	pci_write_config_byte(pdev, I915_GDRST,
1515
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1516
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1517 1518 1519 1520 1521 1522 1523
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1524
	pci_write_config_byte(pdev, I915_GDRST, 0);
1525 1526 1527 1528

	return 0;
}

1529 1530
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1531 1532 1533
{
	int ret;

1534
	I915_WRITE(ILK_GDSR,
1535
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1536 1537 1538
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1539 1540 1541
	if (ret)
		return ret;

1542
	I915_WRITE(ILK_GDSR,
1543
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1544 1545 1546
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1547 1548 1549
	if (ret)
		return ret;

1550
	I915_WRITE(ILK_GDSR, 0);
1551 1552

	return 0;
1553 1554
}

1555 1556 1557
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1558 1559 1560 1561 1562
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1563
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1564

1565
	/* Spin waiting for the device to ack the reset requests */
1566 1567 1568
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1569 1570 1571 1572
}

/**
 * gen6_reset_engines - reset individual engines
1573
 * @dev_priv: i915 device
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1584 1585
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1601 1602
		unsigned int tmp;

1603
		hw_mask = 0;
1604
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1605 1606 1607 1608
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1609

1610
	intel_uncore_forcewake_reset(dev_priv, true);
1611

1612 1613 1614
	return ret;
}

1615 1616 1617 1618 1619 1620 1621 1622 1623
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1624 1625 1626 1627
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1660 1661 1662 1663
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1664 1665 1666 1667 1668 1669 1670 1671 1672
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1673
{
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1687 1688 1689 1690
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1691
	struct drm_i915_private *dev_priv = engine->i915;
1692 1693 1694 1695 1696
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1697 1698 1699 1700 1701
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1702 1703 1704 1705 1706 1707 1708 1709
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1710
	struct drm_i915_private *dev_priv = engine->i915;
1711 1712 1713

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1714 1715
}

1716 1717
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1718 1719
{
	struct intel_engine_cs *engine;
1720
	unsigned int tmp;
1721

1722
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1723
		if (gen8_request_engine_reset(engine))
1724 1725
			goto not_ready;

1726
	return gen6_reset_engines(dev_priv, engine_mask);
1727 1728

not_ready:
1729
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1730
		gen8_unrequest_engine_reset(engine);
1731 1732 1733 1734

	return -EIO;
}

1735 1736 1737
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1738
{
1739 1740 1741
	if (!i915.reset)
		return NULL;

1742
	if (INTEL_INFO(dev_priv)->gen >= 8)
1743
		return gen8_reset_engines;
1744
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1745
		return gen6_reset_engines;
1746
	else if (IS_GEN5(dev_priv))
1747
		return ironlake_do_reset;
1748
	else if (IS_G4X(dev_priv))
1749
		return g4x_do_reset;
1750
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1751
		return g33_do_reset;
1752
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1753
		return i915_do_reset;
1754
	else
1755 1756 1757
		return NULL;
}

1758
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1759
{
1760
	reset_func reset;
1761
	int ret;
1762

1763
	reset = intel_get_gpu_reset(dev_priv);
1764
	if (reset == NULL)
1765
		return -ENODEV;
1766

1767 1768 1769 1770
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1771
	ret = reset(dev_priv, engine_mask);
1772 1773 1774
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1775 1776
}

1777
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1778
{
1779
	return intel_get_gpu_reset(dev_priv) != NULL;
1780 1781
}

1782 1783 1784 1785 1786
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1787
	if (!HAS_GUC(dev_priv))
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1801
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1802
{
1803
	return check_for_unclaimed_mmio(dev_priv);
1804
}
1805

1806
bool
1807 1808 1809 1810
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1811
		return false;
1812 1813 1814 1815 1816 1817 1818

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1819
		return true;
1820
	}
1821 1822

	return false;
1823
}
1824 1825 1826 1827 1828

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1829
	u32 offset = i915_mmio_reg_offset(reg);
1830 1831
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1832 1833 1834 1835 1836 1837 1838
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1850
	u32 offset = i915_mmio_reg_offset(reg);
1851 1852
	enum forcewake_domains fw_domains;

1853 1854 1855 1856 1857
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1858
		fw_domains = FORCEWAKE_RENDER;
1859 1860 1861
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1891 1892 1893
	if (intel_vgpu_active(dev_priv))
		return 0;

1894 1895 1896 1897 1898 1899 1900 1901
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1902 1903 1904 1905

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/intel_uncore.c"
#endif