intel_uncore.c 53.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
55 56
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
57
{
58
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
59
	__raw_i915_write32(i915, d->reg_set, d->val_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73 74
fw_domain_wait_ack_clear(struct drm_i915_private *i915,
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, d->val_set);
88
}
89

90
static inline void
91 92
fw_domain_wait_ack(struct drm_i915_private *i915,
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102 103
fw_domain_put(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, d->val_clear);
106 107
}

108
static inline void
109 110
fw_domain_posting_read(struct drm_i915_private *i915,
		       const struct intel_uncore_forcewake_domain *d)
111
{
112
	/* something from same cacheline, but not from the set register */
113
	if (i915_mmio_reg_valid(d->reg_post))
114
		__raw_posting_read(i915, d->reg_post);
115 116
}

117
static void
118
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
119
{
120
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
121
	unsigned int tmp;
122

C
Chris Wilson 已提交
123 124 125
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
126 127
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
128
	}
129

C
Chris Wilson 已提交
130
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
131
		fw_domain_wait_ack(i915, d);
132

133
	i915->uncore.fw_domains_active |= fw_domains;
134
}
135

136
static void
137
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
138 139
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
140 141 142
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
143

C
Chris Wilson 已提交
144
	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
145 146
		fw_domain_put(i915, d);
		fw_domain_posting_read(i915, d);
147
	}
148

149
	i915->uncore.fw_domains_active &= ~fw_domains;
150
}
151

152
static void
153
fw_domains_posting_read(struct drm_i915_private *i915)
154 155
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
156
	unsigned int tmp;
157 158

	/* No need to do for all, just do for first found */
C
Chris Wilson 已提交
159
	for_each_fw_domain(d, i915, tmp) {
160
		fw_domain_posting_read(i915, d);
161 162 163 164 165
		break;
	}
}

static void
166 167
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
168 169
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
170
	unsigned int tmp;
171

C
Chris Wilson 已提交
172
	if (!fw_domains)
173
		return;
174

C
Chris Wilson 已提交
175 176 177
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
178
		fw_domain_reset(i915, d);
179

180
	fw_domains_posting_read(i915);
181 182 183 184 185 186 187 188 189 190 191 192 193
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
194
					      enum forcewake_domains fw_domains)
195 196
{
	fw_domains_get(dev_priv, fw_domains);
197

198
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
199
	__gen6_gt_wait_for_thread_c0(dev_priv);
200 201 202 203 204
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
205 206

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
207 208
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
209 210
}

211
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
212
				     enum forcewake_domains fw_domains)
213
{
214
	fw_domains_put(dev_priv, fw_domains);
215 216 217
	gen6_gt_check_fifodbg(dev_priv);
}

218 219 220 221 222 223 224
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

225 226 227 228
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

229 230
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
231
	if (IS_VALLEYVIEW(dev_priv))
232
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
233

234 235
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
236 237
		u32 fifo = fifo_free_entries(dev_priv);

238 239
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
240
			fifo = fifo_free_entries(dev_priv);
241 242 243 244 245 246 247 248 249 250
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

251 252
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
253
{
254 255
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
256 257
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
258
	unsigned long irqflags;
Z
Zhe Wang 已提交
259

260
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
261

262
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
263 264 265
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

266
	if (--domain->wake_count == 0)
267
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
268

269
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
270 271

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
272 273
}

274 275
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
276
{
277
	unsigned long irqflags;
278
	struct intel_uncore_forcewake_domain *domain;
279
	int retry_count = 100;
280
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
281

282 283 284 285 286
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
287 288
		unsigned int tmp;

289
		active_domains = 0;
Z
Zhe Wang 已提交
290

C
Chris Wilson 已提交
291
		for_each_fw_domain(domain, dev_priv, tmp) {
292
			if (hrtimer_cancel(&domain->timer) == 0)
293
				continue;
Z
Zhe Wang 已提交
294

295
			intel_uncore_fw_release_timer(&domain->timer);
296
		}
297

298
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
299

C
Chris Wilson 已提交
300
		for_each_fw_domain(domain, dev_priv, tmp) {
301
			if (hrtimer_active(&domain->timer))
302
				active_domains |= domain->mask;
303
		}
304

305 306
		if (active_domains == 0)
			break;
307

308 309 310 311
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
312

313 314 315
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
316

317 318
	WARN_ON(active_domains);

319
	fw = dev_priv->uncore.fw_domains_active;
320 321
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
322

323
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
324

325 326 327 328
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

329
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
330
			dev_priv->uncore.fifo_count =
331
				fifo_free_entries(dev_priv);
332 333
	}

334
	if (!restore)
335
		assert_forcewakes_inactive(dev_priv);
336

337
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
338 339
}

M
Mika Kuoppala 已提交
340 341 342 343 344 345 346 347 348 349 350 351
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

352
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
353
{
354 355 356
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
357 358
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
359
	 */
M
Mika Kuoppala 已提交
360 361
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
362

M
Mika Kuoppala 已提交
363
	return gen9_edram_size(dev_priv);
364
}
365

366 367 368 369 370 371 372 373 374
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
375
		 * set up */
376 377
	} else {
		dev_priv->edram_cap = 0;
378
	}
379 380 381 382

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
383 384
}

385
static bool
386
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
387 388 389 390 391 392 393 394 395 396 397 398
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

425
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
426 427
					  bool restore_forcewake)
{
428 429
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

430 431 432
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
433

434
	/* clear out old GT FIFO errors */
435
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
436 437 438
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

439
	/* WaDisableShadowRegForCpd:chv */
440
	if (IS_CHERRYVIEW(dev_priv)) {
441 442 443 444 445 446
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

447
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
448 449
		info->has_decoupled_mmio = false;

450
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
451 452
}

453
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
454
{
455 456
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
457 458 459 460 461 462
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
463 464
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
465
	i915_check_and_clear_faults(dev_priv);
466 467
}

468
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
469
{
470
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
471

472
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
473
	intel_sanitize_gt_powersave(dev_priv);
474 475
}

476 477 478 479
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
480
	unsigned int tmp;
481 482 483

	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
484
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
485
		if (domain->wake_count++)
486
			fw_domains &= ~domain->mask;
487

488
	if (fw_domains)
489 490 491
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

492 493 494 495 496 497 498 499 500 501 502 503
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
504
 */
505
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
506
				enum forcewake_domains fw_domains)
507 508 509
{
	unsigned long irqflags;

510 511 512
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

513
	assert_rpm_wakelock_held(dev_priv);
514

515
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
516
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
517 518 519
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

520
/**
521
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
522
 * @dev_priv: i915 device instance
523
 * @fw_domains: forcewake domains to get reference on
524
 *
525 526
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
527
 */
528 529 530
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
531
	lockdep_assert_held(&dev_priv->uncore.lock);
532 533 534 535 536 537 538 539 540

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
541
{
542
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
543
	unsigned int tmp;
544

545 546
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
547
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
548 549 550 551 552 553
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

554
		fw_domain_arm_timer(domain);
555
	}
556
}
557

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
576 577 578
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

579 580 581 582 583 584 585 586 587 588 589
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
590
	lockdep_assert_held(&dev_priv->uncore.lock);
591 592 593 594 595 596 597

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

598
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
599 600 601 602
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

603
	WARN_ON(dev_priv->uncore.fw_domains_active);
604 605
}

606
/* We give fast paths for the really cool registers */
607
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
608

609 610 611 612 613 614 615 616 617 618
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
619
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
620 621 622 623 624 625 626 627 628
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

648
static enum forcewake_domains
649
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
650
{
T
Tvrtko Ursulin 已提交
651
	const struct intel_forcewake_range *entry;
652

T
Tvrtko Ursulin 已提交
653 654 655
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
656
			fw_range_cmp);
657

658 659 660 661 662 663 664 665
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
666 667 668 669
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
670

T
Tvrtko Ursulin 已提交
671 672 673 674 675
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

676
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
677 678 679 680 681 682
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
683
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
684 685
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
686

T
Tvrtko Ursulin 已提交
687
#define __fwtable_reg_read_fw_domains(offset) \
688 689
({ \
	enum forcewake_domains __fwd = 0; \
690
	if (NEEDS_FORCE_WAKE((offset))) \
691
		__fwd = find_fw_domain(dev_priv, offset); \
692 693 694
	__fwd; \
})

695
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
696
static const i915_reg_t gen8_shadowed_regs[] = {
697 698 699 700 701 702
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
703 704 705
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
706
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
707
{
T
Tvrtko Ursulin 已提交
708
	u32 offset = i915_mmio_reg_offset(*reg);
709

T
Tvrtko Ursulin 已提交
710
	if (key < offset)
711
		return -1;
T
Tvrtko Ursulin 已提交
712
	else if (key > offset)
713 714 715 716 717
		return 1;
	else
		return 0;
}

718 719
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
720
	const i915_reg_t *regs = gen8_shadowed_regs;
721

T
Tvrtko Ursulin 已提交
722 723
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
724 725 726 727 728 729 730 731 732 733 734 735
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

736
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
737 738
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
739
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
740
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
741
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
742
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
743
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
744
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
745 746
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
747
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
748 749
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
750 751 752 753 754
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
755

756
#define __fwtable_reg_write_fw_domains(offset) \
757 758
({ \
	enum forcewake_domains __fwd = 0; \
759
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
760
		__fwd = find_fw_domain(dev_priv, offset); \
761 762 763
	__fwd; \
})

764
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
765
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
766
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
767 768
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
769
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
770
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
771
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
772
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
773
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
774
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
775
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
776
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
777
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
778
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
779
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
780
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
781
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
782
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
783
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
784
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
785
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
786
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
787
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
788
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
789
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
790
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
791
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
792
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
793
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
794
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
795
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
796
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
797 798
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
799

800 801 802 803 804 805
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
806
	__raw_i915_write32(dev_priv, MI_MODE, 0);
807 808 809
}

static void
810 811 812 813
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
814
{
815 816 817
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
818
		 i915_mmio_reg_offset(reg)))
819
		i915.mmio_debug--; /* Only report the first N failures */
820 821
}

822 823 824 825 826 827 828 829 830 831 832 833
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


894
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
895
	u##x val = 0; \
896
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
897

898
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
899 900 901
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

902
#define __gen2_read(x) \
903
static u##x \
904
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
905
	GEN2_READ_HEADER(x); \
906
	val = __raw_i915_read##x(dev_priv, reg); \
907
	GEN2_READ_FOOTER; \
908 909 910 911
}

#define __gen5_read(x) \
static u##x \
912
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
913
	GEN2_READ_HEADER(x); \
914 915
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
916
	GEN2_READ_FOOTER; \
917 918
}

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
935
	u32 offset = i915_mmio_reg_offset(reg); \
936 937
	unsigned long irqflags; \
	u##x val = 0; \
938
	assert_rpm_wakelock_held(dev_priv); \
939 940
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
941 942

#define GEN6_READ_FOOTER \
943
	unclaimed_reg_debug(dev_priv, reg, true, false); \
944 945 946 947
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

948 949
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
950 951
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
952 953 954
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
955

C
Chris Wilson 已提交
956
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
957 958 959 960 961 962 963 964
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
965 966 967
	if (WARN_ON(!fw_domains))
		return;

968 969 970
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
971

972 973
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
974 975
}

976
#define __gen_read(func, x) \
977
static u##x \
978
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
979
	enum forcewake_domains fw_engine; \
980
	GEN6_READ_HEADER(x); \
981
	fw_engine = __##func##_reg_read_fw_domains(offset); \
982
	if (fw_engine) \
983
		__force_wake_auto(dev_priv, fw_engine); \
984
	val = __raw_i915_read##x(dev_priv, reg); \
985
	GEN6_READ_FOOTER; \
986
}
987 988
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
989

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
1012 1013 1014 1015
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1016 1017 1018 1019 1020
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1021
#undef __fwtable_read
1022
#undef __gen6_read
1023 1024
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1025

1026
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1027
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1028
	assert_rpm_wakelock_held(dev_priv); \
1029

1030
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1031

1032
#define __gen2_write(x) \
1033
static void \
1034
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1035
	GEN2_WRITE_HEADER; \
1036
	__raw_i915_write##x(dev_priv, reg, val); \
1037
	GEN2_WRITE_FOOTER; \
1038 1039 1040 1041
}

#define __gen5_write(x) \
static void \
1042
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1043
	GEN2_WRITE_HEADER; \
1044 1045
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1046
	GEN2_WRITE_FOOTER; \
1047 1048
}

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1063
	u32 offset = i915_mmio_reg_offset(reg); \
1064 1065
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1066
	assert_rpm_wakelock_held(dev_priv); \
1067 1068
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1069 1070

#define GEN6_WRITE_FOOTER \
1071
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1072 1073
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1074 1075
#define __gen6_write(x) \
static void \
1076
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1077
	u32 __fifo_ret = 0; \
1078
	GEN6_WRITE_HEADER; \
1079
	if (NEEDS_FORCE_WAKE(offset)) { \
1080 1081 1082 1083 1084 1085
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1086
	GEN6_WRITE_FOOTER; \
1087 1088
}

1089
#define __gen_write(func, x) \
1090
static void \
1091
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1092
	enum forcewake_domains fw_engine; \
1093
	GEN6_WRITE_HEADER; \
1094
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1095
	if (fw_engine) \
1096
		__force_wake_auto(dev_priv, fw_engine); \
1097
	__raw_i915_write##x(dev_priv, reg, val); \
1098
	GEN6_WRITE_FOOTER; \
1099
}
1100 1101
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1102

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1122 1123 1124
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1125 1126 1127
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1128 1129 1130 1131
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1132
#undef __fwtable_write
1133
#undef __gen8_write
1134
#undef __gen6_write
1135 1136
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1137

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1153 1154

static void fw_domain_init(struct drm_i915_private *dev_priv,
1155
			   enum forcewake_domain_id domain_id,
1156 1157
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1177
		/* WaRsClearFWBitsAtReset:bdw,skl */
1178 1179 1180 1181 1182
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1183
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1184 1185 1186 1187 1188 1189
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->id = domain_id;

1190 1191 1192 1193
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1194
	d->mask = BIT(domain_id);
1195

1196 1197
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1198 1199

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1200

1201
	fw_domain_reset(dev_priv, d);
1202 1203
}

1204
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1205
{
1206
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1207 1208
		return;

1209
	if (IS_GEN9(dev_priv)) {
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1220
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1221
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1222
		if (!IS_CHERRYVIEW(dev_priv))
1223 1224 1225 1226
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1227 1228 1229 1230
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1231
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1232 1233
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1234
		if (IS_HASWELL(dev_priv))
1235 1236 1237 1238
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1239 1240
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1241
	} else if (IS_IVYBRIDGE(dev_priv)) {
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1253 1254 1255 1256 1257
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1258 1259
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1260 1261 1262
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1263
		 */
1264 1265 1266 1267

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1268 1269
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1270

1271
		spin_lock_irq(&dev_priv->uncore.lock);
1272
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1273
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1274
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_RENDER);
1275
		spin_unlock_irq(&dev_priv->uncore.lock);
1276

1277
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1278 1279
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1280 1281
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1282
		}
1283
	} else if (IS_GEN6(dev_priv)) {
1284
		dev_priv->uncore.funcs.force_wake_get =
1285
			fw_domains_get_with_thread_status;
1286
		dev_priv->uncore.funcs.force_wake_put =
1287 1288 1289
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1290
	}
1291 1292 1293

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1294 1295
}

1296 1297 1298 1299 1300 1301 1302
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1329
void intel_uncore_init(struct drm_i915_private *dev_priv)
1330
{
1331
	i915_check_vgpu(dev_priv);
1332

1333
	intel_uncore_edram_detect(dev_priv);
1334 1335
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1336

1337
	dev_priv->uncore.unclaimed_mmio_check = 1;
1338 1339
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1340

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
	} else if (IS_GEN5(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
	} else if (IS_GEN(dev_priv, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
		} else {
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1355
		}
1356
	} else if (IS_GEN8(dev_priv)) {
1357
		if (IS_CHERRYVIEW(dev_priv)) {
1358
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1359
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1360
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1361 1362

		} else {
1363 1364
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1365
		}
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1377
		}
1378
	}
1379

1380 1381 1382
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1383
	i915_check_and_clear_faults(dev_priv);
1384
}
1385 1386
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1387

1388
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1389
{
1390 1391 1392
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1393
	/* Paranoia: make sure we have disabled everything before we exit. */
1394 1395
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1396 1397
}

1398
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1399

1400
static const struct register_whitelist {
1401
	i915_reg_t offset_ldw, offset_udw;
1402
	uint32_t size;
1403 1404
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1405
} whitelist[] = {
1406 1407 1408
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1409 1410 1411 1412 1413
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1414
	struct drm_i915_private *dev_priv = to_i915(dev);
1415 1416
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1417
	unsigned size;
1418
	i915_reg_t offset_ldw, offset_udw;
1419
	int i, ret = 0;
1420 1421

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1422
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1423
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1424 1425 1426 1427 1428 1429
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1430 1431 1432 1433
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1434 1435
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1436
	size = entry->size;
1437
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1438

1439 1440
	intel_runtime_pm_get(dev_priv);

1441 1442
	switch (size) {
	case 8 | 1:
1443
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1444
		break;
1445
	case 8:
1446
		reg->val = I915_READ64(offset_ldw);
1447 1448
		break;
	case 4:
1449
		reg->val = I915_READ(offset_ldw);
1450 1451
		break;
	case 2:
1452
		reg->val = I915_READ16(offset_ldw);
1453 1454
		break;
	case 1:
1455
		reg->val = I915_READ8(offset_ldw);
1456 1457
		break;
	default:
1458 1459
		ret = -EINVAL;
		goto out;
1460 1461
	}

1462 1463 1464
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1465 1466
}

1467
static int i915_reset_complete(struct pci_dev *pdev)
1468 1469
{
	u8 gdrst;
1470
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1471
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1472 1473
}

1474
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1475
{
1476
	struct pci_dev *pdev = dev_priv->drm.pdev;
1477

V
Ville Syrjälä 已提交
1478
	/* assert reset for at least 20 usec */
1479
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1480
	udelay(20);
1481
	pci_write_config_byte(pdev, I915_GDRST, 0);
1482

1483
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1484 1485
}

1486
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1487 1488
{
	u8 gdrst;
1489
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1490
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1491 1492
}

1493
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1494
{
1495
	struct pci_dev *pdev = dev_priv->drm.pdev;
1496 1497
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1498 1499
}

1500
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1501
{
1502
	struct pci_dev *pdev = dev_priv->drm.pdev;
1503 1504
	int ret;

1505
	pci_write_config_byte(pdev, I915_GDRST,
1506
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1507
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1508 1509 1510 1511 1512 1513 1514
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1515
	pci_write_config_byte(pdev, I915_GDRST,
1516
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1517
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1518 1519 1520 1521 1522 1523 1524
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1525
	pci_write_config_byte(pdev, I915_GDRST, 0);
1526 1527 1528 1529

	return 0;
}

1530 1531
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1532 1533 1534
{
	int ret;

1535
	I915_WRITE(ILK_GDSR,
1536
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1537 1538 1539
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1540 1541 1542
	if (ret)
		return ret;

1543
	I915_WRITE(ILK_GDSR,
1544
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1545 1546 1547
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1548 1549 1550
	if (ret)
		return ret;

1551
	I915_WRITE(ILK_GDSR, 0);
1552 1553

	return 0;
1554 1555
}

1556 1557 1558
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1559 1560 1561 1562 1563
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1564
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1565

1566
	/* Spin waiting for the device to ack the reset requests */
1567 1568 1569
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1570 1571 1572 1573
}

/**
 * gen6_reset_engines - reset individual engines
1574
 * @dev_priv: i915 device
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1585 1586
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1602 1603
		unsigned int tmp;

1604
		hw_mask = 0;
1605
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1606 1607 1608 1609
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1610

1611
	intel_uncore_forcewake_reset(dev_priv, true);
1612

1613 1614 1615
	return ret;
}

1616 1617 1618 1619 1620 1621 1622 1623 1624
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1625 1626 1627 1628
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1661 1662 1663 1664
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1665 1666 1667 1668 1669 1670 1671 1672 1673
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1674
{
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1688 1689 1690 1691
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1692
	struct drm_i915_private *dev_priv = engine->i915;
1693 1694 1695 1696 1697
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1698 1699 1700 1701 1702
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1703 1704 1705 1706 1707 1708 1709 1710
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1711
	struct drm_i915_private *dev_priv = engine->i915;
1712 1713 1714

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1715 1716
}

1717 1718
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1719 1720
{
	struct intel_engine_cs *engine;
1721
	unsigned int tmp;
1722

1723
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1724
		if (gen8_request_engine_reset(engine))
1725 1726
			goto not_ready;

1727
	return gen6_reset_engines(dev_priv, engine_mask);
1728 1729

not_ready:
1730
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1731
		gen8_unrequest_engine_reset(engine);
1732 1733 1734 1735

	return -EIO;
}

1736 1737 1738
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1739
{
1740 1741 1742
	if (!i915.reset)
		return NULL;

1743
	if (INTEL_INFO(dev_priv)->gen >= 8)
1744
		return gen8_reset_engines;
1745
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1746
		return gen6_reset_engines;
1747
	else if (IS_GEN5(dev_priv))
1748
		return ironlake_do_reset;
1749
	else if (IS_G4X(dev_priv))
1750
		return g4x_do_reset;
1751
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1752
		return g33_do_reset;
1753
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1754
		return i915_do_reset;
1755
	else
1756 1757 1758
		return NULL;
}

1759
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1760
{
1761
	reset_func reset;
1762
	int ret;
1763

1764
	reset = intel_get_gpu_reset(dev_priv);
1765
	if (reset == NULL)
1766
		return -ENODEV;
1767

1768 1769 1770 1771
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1772
	ret = reset(dev_priv, engine_mask);
1773 1774 1775
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1776 1777
}

1778
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1779
{
1780
	return intel_get_gpu_reset(dev_priv) != NULL;
1781 1782
}

1783 1784 1785 1786 1787
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1788
	if (!HAS_GUC(dev_priv))
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1802
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1803
{
1804
	return check_for_unclaimed_mmio(dev_priv);
1805
}
1806

1807
bool
1808 1809 1810 1811
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1812
		return false;
1813 1814 1815 1816 1817 1818 1819

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1820
		return true;
1821
	}
1822 1823

	return false;
1824
}
1825 1826 1827 1828 1829

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1830
	u32 offset = i915_mmio_reg_offset(reg);
1831 1832
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1833 1834 1835 1836 1837 1838 1839
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1851
	u32 offset = i915_mmio_reg_offset(reg);
1852 1853
	enum forcewake_domains fw_domains;

1854 1855 1856 1857 1858
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1859
		fw_domains = FORCEWAKE_RENDER;
1860 1861 1862
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1892 1893 1894
	if (intel_vgpu_active(dev_priv))
		return 0;

1895 1896 1897 1898 1899 1900 1901 1902
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1903 1904 1905 1906

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/intel_uncore.c"
#endif