intel_uncore.c 53.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
55 56
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
57
{
58
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
59
	__raw_i915_write32(i915, d->reg_set, d->val_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73 74
fw_domain_wait_ack_clear(struct drm_i915_private *i915,
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, d->val_set);
88
}
89

90
static inline void
91 92
fw_domain_wait_ack(struct drm_i915_private *i915,
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102 103
fw_domain_put(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, d->val_clear);
106 107
}

108
static inline void
109 110
fw_domain_posting_read(struct drm_i915_private *i915,
		       const struct intel_uncore_forcewake_domain *d)
111
{
112
	/* something from same cacheline, but not from the set register */
113
	if (i915_mmio_reg_valid(d->reg_post))
114
		__raw_posting_read(i915, d->reg_post);
115 116
}

117
static void
118
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
119
{
120
	struct intel_uncore_forcewake_domain *d;
121

122 123 124
	for_each_fw_domain_masked(d, fw_domains, i915) {
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
125
	}
126

127 128
	for_each_fw_domain_masked(d, fw_domains, i915)
		fw_domain_wait_ack(i915, d);
129

130
	i915->uncore.fw_domains_active |= fw_domains;
131
}
132

133
static void
134
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
135 136
{
	struct intel_uncore_forcewake_domain *d;
137

138 139 140
	for_each_fw_domain_masked(d, fw_domains, i915) {
		fw_domain_put(i915, d);
		fw_domain_posting_read(i915, d);
141
	}
142

143
	i915->uncore.fw_domains_active &= ~fw_domains;
144
}
145

146
static void
147
fw_domains_posting_read(struct drm_i915_private *i915)
148 149 150 151
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
152 153
	for_each_fw_domain(d, i915) {
		fw_domain_posting_read(i915, d);
154 155 156 157 158
		break;
	}
}

static void
159 160
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
161 162 163
{
	struct intel_uncore_forcewake_domain *d;

164
	if (i915->uncore.fw_domains == 0)
165
		return;
166

167 168
	for_each_fw_domain_masked(d, fw_domains, i915)
		fw_domain_reset(i915, d);
169

170
	fw_domains_posting_read(i915);
171 172 173 174 175 176 177 178 179 180 181 182 183
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
184
					      enum forcewake_domains fw_domains)
185 186
{
	fw_domains_get(dev_priv, fw_domains);
187

188
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
189
	__gen6_gt_wait_for_thread_c0(dev_priv);
190 191 192 193 194
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
195 196

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
197 198
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
199 200
}

201
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
202
				     enum forcewake_domains fw_domains)
203
{
204
	fw_domains_put(dev_priv, fw_domains);
205 206 207
	gen6_gt_check_fifodbg(dev_priv);
}

208 209 210 211 212 213 214
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

215 216 217 218
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

219 220
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
221
	if (IS_VALLEYVIEW(dev_priv))
222
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
223

224 225
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
226 227
		u32 fifo = fifo_free_entries(dev_priv);

228 229
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
230
			fifo = fifo_free_entries(dev_priv);
231 232 233 234 235 236 237 238 239 240
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

241 242
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
243
{
244 245
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
246 247
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
248
	unsigned long irqflags;
Z
Zhe Wang 已提交
249

250
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
251

252
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
253 254 255
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

256
	if (--domain->wake_count == 0)
257
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
258

259
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
260 261

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
262 263
}

264 265
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
266
{
267
	unsigned long irqflags;
268
	struct intel_uncore_forcewake_domain *domain;
269
	int retry_count = 100;
270
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
271

272 273 274 275 276 277
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
278

279
		for_each_fw_domain(domain, dev_priv) {
280
			if (hrtimer_cancel(&domain->timer) == 0)
281
				continue;
Z
Zhe Wang 已提交
282

283
			intel_uncore_fw_release_timer(&domain->timer);
284
		}
285

286
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
287

288
		for_each_fw_domain(domain, dev_priv) {
289
			if (hrtimer_active(&domain->timer))
290
				active_domains |= domain->mask;
291
		}
292

293 294
		if (active_domains == 0)
			break;
295

296 297 298 299
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
300

301 302 303
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
304

305 306
	WARN_ON(active_domains);

307
	fw = dev_priv->uncore.fw_domains_active;
308 309
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
310

311
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
312

313 314 315 316
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

317
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
318
			dev_priv->uncore.fifo_count =
319
				fifo_free_entries(dev_priv);
320 321
	}

322
	if (!restore)
323
		assert_forcewakes_inactive(dev_priv);
324

325
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
326 327
}

M
Mika Kuoppala 已提交
328 329 330 331 332 333 334 335 336 337 338 339
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

340
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
341
{
342 343 344
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
345 346
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
347
	 */
M
Mika Kuoppala 已提交
348 349
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
350

M
Mika Kuoppala 已提交
351
	return gen9_edram_size(dev_priv);
352
}
353

354 355 356 357 358 359 360 361 362
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
363
		 * set up */
364 365
	} else {
		dev_priv->edram_cap = 0;
366
	}
367 368 369 370

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
371 372
}

373
static bool
374
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
375 376 377 378 379 380 381 382 383 384 385 386
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

413
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
414 415
					  bool restore_forcewake)
{
416 417
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

418 419 420
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
421

422
	/* clear out old GT FIFO errors */
423
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
424 425 426
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

427
	/* WaDisableShadowRegForCpd:chv */
428
	if (IS_CHERRYVIEW(dev_priv)) {
429 430 431 432 433 434
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

435
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
436 437
		info->has_decoupled_mmio = false;

438
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
439 440
}

441
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
442
{
443 444
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
445 446 447 448 449 450
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
451 452
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
453
	i915_check_and_clear_faults(dev_priv);
454 455
}

456
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
457
{
458
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
459

460
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
461
	intel_sanitize_gt_powersave(dev_priv);
462 463
}

464 465 466 467 468 469 470
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

471
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
472
		if (domain->wake_count++)
473
			fw_domains &= ~domain->mask;
474 475
	}

476
	if (fw_domains)
477 478 479
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

480 481 482 483 484 485 486 487 488 489 490 491
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
492
 */
493
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
494
				enum forcewake_domains fw_domains)
495 496 497
{
	unsigned long irqflags;

498 499 500
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

501
	assert_rpm_wakelock_held(dev_priv);
502

503
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
504
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
505 506 507
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

508
/**
509
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
510
 * @dev_priv: i915 device instance
511
 * @fw_domains: forcewake domains to get reference on
512
 *
513 514
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
515
 */
516 517 518
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
519
	lockdep_assert_held(&dev_priv->uncore.lock);
520 521 522 523 524 525 526 527 528

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
529
{
530
	struct intel_uncore_forcewake_domain *domain;
531

532 533
	fw_domains &= dev_priv->uncore.fw_domains;

534
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
535 536 537 538 539 540
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

541
		fw_domain_arm_timer(domain);
542
	}
543
}
544

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
563 564 565
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

566 567 568 569 570 571 572 573 574 575 576
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
577
	lockdep_assert_held(&dev_priv->uncore.lock);
578 579 580 581 582 583 584

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

585
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
586 587 588 589
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

590
	WARN_ON(dev_priv->uncore.fw_domains_active);
591 592
}

593
/* We give fast paths for the really cool registers */
594
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
595

596 597 598 599 600 601 602 603 604 605
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
606
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
607 608 609 610 611 612 613 614 615
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

635
static enum forcewake_domains
636
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
637
{
T
Tvrtko Ursulin 已提交
638
	const struct intel_forcewake_range *entry;
639

T
Tvrtko Ursulin 已提交
640 641 642
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
643
			fw_range_cmp);
644

645 646 647 648 649 650 651 652
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
653 654 655 656
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
657

T
Tvrtko Ursulin 已提交
658 659 660 661 662
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

663
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
664 665 666 667 668 669
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
670
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
671 672
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
673

T
Tvrtko Ursulin 已提交
674
#define __fwtable_reg_read_fw_domains(offset) \
675 676
({ \
	enum forcewake_domains __fwd = 0; \
677
	if (NEEDS_FORCE_WAKE((offset))) \
678
		__fwd = find_fw_domain(dev_priv, offset); \
679 680 681
	__fwd; \
})

682
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
683
static const i915_reg_t gen8_shadowed_regs[] = {
684 685 686 687 688 689
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
690 691 692
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
693
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
694
{
T
Tvrtko Ursulin 已提交
695
	u32 offset = i915_mmio_reg_offset(*reg);
696

T
Tvrtko Ursulin 已提交
697
	if (key < offset)
698
		return -1;
T
Tvrtko Ursulin 已提交
699
	else if (key > offset)
700 701 702 703 704
		return 1;
	else
		return 0;
}

705 706
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
707
	const i915_reg_t *regs = gen8_shadowed_regs;
708

T
Tvrtko Ursulin 已提交
709 710
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
711 712 713 714 715 716 717 718 719 720 721 722
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

723
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
724 725
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
726
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
727
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
728
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
729
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
730
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
731
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
732 733
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
734
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
735 736
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
737 738 739 740 741
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
742

743
#define __fwtable_reg_write_fw_domains(offset) \
744 745
({ \
	enum forcewake_domains __fwd = 0; \
746
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
747
		__fwd = find_fw_domain(dev_priv, offset); \
748 749 750
	__fwd; \
})

751
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
752
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
753
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
754 755
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
758
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
762
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
763
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
764
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
765
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
766
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
767
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
768
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
769
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
770
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
771
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
772
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
773
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
774
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
775
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
776
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
777
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
778
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
779
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
780
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
781
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
782
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
783
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
784 785
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
786

787 788 789 790 791 792
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
793
	__raw_i915_write32(dev_priv, MI_MODE, 0);
794 795 796
}

static void
797 798 799 800
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
801
{
802 803 804
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
805
		 i915_mmio_reg_offset(reg)))
806
		i915.mmio_debug--; /* Only report the first N failures */
807 808
}

809 810 811 812 813 814 815 816 817 818 819 820
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


881
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
882
	u##x val = 0; \
883
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
884

885
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
886 887 888
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

889
#define __gen2_read(x) \
890
static u##x \
891
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
892
	GEN2_READ_HEADER(x); \
893
	val = __raw_i915_read##x(dev_priv, reg); \
894
	GEN2_READ_FOOTER; \
895 896 897 898
}

#define __gen5_read(x) \
static u##x \
899
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
900
	GEN2_READ_HEADER(x); \
901 902
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
903
	GEN2_READ_FOOTER; \
904 905
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
922
	u32 offset = i915_mmio_reg_offset(reg); \
923 924
	unsigned long irqflags; \
	u##x val = 0; \
925
	assert_rpm_wakelock_held(dev_priv); \
926 927
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
928 929

#define GEN6_READ_FOOTER \
930
	unclaimed_reg_debug(dev_priv, reg, true, false); \
931 932 933 934
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

935 936
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
937 938 939
{
	struct intel_uncore_forcewake_domain *domain;

940 941 942 943 944 945 946 947 948
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
949 950 951
	if (WARN_ON(!fw_domains))
		return;

952 953 954
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
955

956 957
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
958 959
}

960
#define __gen_read(func, x) \
961
static u##x \
962
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
963
	enum forcewake_domains fw_engine; \
964
	GEN6_READ_HEADER(x); \
965
	fw_engine = __##func##_reg_read_fw_domains(offset); \
966
	if (fw_engine) \
967
		__force_wake_auto(dev_priv, fw_engine); \
968
	val = __raw_i915_read##x(dev_priv, reg); \
969
	GEN6_READ_FOOTER; \
970
}
971 972
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
973

974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
996 997 998 999
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1000 1001 1002 1003 1004
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1005
#undef __fwtable_read
1006
#undef __gen6_read
1007 1008
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1009

1010
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1011
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1012
	assert_rpm_wakelock_held(dev_priv); \
1013

1014
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1015

1016
#define __gen2_write(x) \
1017
static void \
1018
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1019
	GEN2_WRITE_HEADER; \
1020
	__raw_i915_write##x(dev_priv, reg, val); \
1021
	GEN2_WRITE_FOOTER; \
1022 1023 1024 1025
}

#define __gen5_write(x) \
static void \
1026
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1027
	GEN2_WRITE_HEADER; \
1028 1029
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1030
	GEN2_WRITE_FOOTER; \
1031 1032
}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1047
	u32 offset = i915_mmio_reg_offset(reg); \
1048 1049
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1050
	assert_rpm_wakelock_held(dev_priv); \
1051 1052
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1053 1054

#define GEN6_WRITE_FOOTER \
1055
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1056 1057
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1058 1059
#define __gen6_write(x) \
static void \
1060
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1061
	u32 __fifo_ret = 0; \
1062
	GEN6_WRITE_HEADER; \
1063
	if (NEEDS_FORCE_WAKE(offset)) { \
1064 1065 1066 1067 1068 1069
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1070
	GEN6_WRITE_FOOTER; \
1071 1072
}

1073
#define __gen_write(func, x) \
1074
static void \
1075
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1076
	enum forcewake_domains fw_engine; \
1077
	GEN6_WRITE_HEADER; \
1078
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1079
	if (fw_engine) \
1080
		__force_wake_auto(dev_priv, fw_engine); \
1081
	__raw_i915_write##x(dev_priv, reg, val); \
1082
	GEN6_WRITE_FOOTER; \
1083
}
1084 1085
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1086

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1106 1107 1108
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1109 1110 1111
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1112 1113 1114 1115
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1116
#undef __fwtable_write
1117
#undef __gen8_write
1118
#undef __gen6_write
1119 1120
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1121

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1137 1138

static void fw_domain_init(struct drm_i915_private *dev_priv,
1139
			   enum forcewake_domain_id domain_id,
1140 1141
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1161
		/* WaRsClearFWBitsAtReset:bdw,skl */
1162 1163 1164 1165 1166
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1167
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1168 1169 1170 1171 1172 1173
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->id = domain_id;

1174 1175 1176 1177 1178 1179
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1180 1181
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1182 1183

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1184

1185
	fw_domain_reset(dev_priv, d);
1186 1187
}

1188
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1189
{
1190
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1191 1192
		return;

1193
	if (IS_GEN9(dev_priv)) {
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1204
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1205
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1206
		if (!IS_CHERRYVIEW(dev_priv))
1207 1208 1209 1210
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1211 1212 1213 1214
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1215
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1216 1217
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1218
		if (IS_HASWELL(dev_priv))
1219 1220 1221 1222
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1223 1224
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1225
	} else if (IS_IVYBRIDGE(dev_priv)) {
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1237 1238 1239 1240 1241
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1242 1243
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1244 1245 1246
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1247
		 */
1248 1249 1250 1251

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1252 1253
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1254

1255
		spin_lock_irq(&dev_priv->uncore.lock);
1256
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1257
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1258
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_RENDER);
1259
		spin_unlock_irq(&dev_priv->uncore.lock);
1260

1261
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1262 1263
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1264 1265
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1266
		}
1267
	} else if (IS_GEN6(dev_priv)) {
1268
		dev_priv->uncore.funcs.force_wake_get =
1269
			fw_domains_get_with_thread_status;
1270
		dev_priv->uncore.funcs.force_wake_put =
1271 1272 1273
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1274
	}
1275 1276 1277

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1278 1279
}

1280 1281 1282 1283 1284 1285 1286
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1313
void intel_uncore_init(struct drm_i915_private *dev_priv)
1314
{
1315
	i915_check_vgpu(dev_priv);
1316

1317
	intel_uncore_edram_detect(dev_priv);
1318 1319
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1320

1321
	dev_priv->uncore.unclaimed_mmio_check = 1;
1322 1323
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
	} else if (IS_GEN5(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
	} else if (IS_GEN(dev_priv, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
		} else {
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1339
		}
1340
	} else if (IS_GEN8(dev_priv)) {
1341
		if (IS_CHERRYVIEW(dev_priv)) {
1342
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1343
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1344
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1345 1346

		} else {
1347 1348
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1349
		}
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1361
		}
1362
	}
1363

1364 1365 1366
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1367
	i915_check_and_clear_faults(dev_priv);
1368
}
1369 1370
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1371

1372
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1373
{
1374 1375 1376
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1377
	/* Paranoia: make sure we have disabled everything before we exit. */
1378 1379
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1380 1381
}

1382
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1383

1384
static const struct register_whitelist {
1385
	i915_reg_t offset_ldw, offset_udw;
1386
	uint32_t size;
1387 1388
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1389
} whitelist[] = {
1390 1391 1392
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1393 1394 1395 1396 1397
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1398
	struct drm_i915_private *dev_priv = to_i915(dev);
1399 1400
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1401
	unsigned size;
1402
	i915_reg_t offset_ldw, offset_udw;
1403
	int i, ret = 0;
1404 1405

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1406
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1407
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1408 1409 1410 1411 1412 1413
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1414 1415 1416 1417
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1418 1419
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1420
	size = entry->size;
1421
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1422

1423 1424
	intel_runtime_pm_get(dev_priv);

1425 1426
	switch (size) {
	case 8 | 1:
1427
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1428
		break;
1429
	case 8:
1430
		reg->val = I915_READ64(offset_ldw);
1431 1432
		break;
	case 4:
1433
		reg->val = I915_READ(offset_ldw);
1434 1435
		break;
	case 2:
1436
		reg->val = I915_READ16(offset_ldw);
1437 1438
		break;
	case 1:
1439
		reg->val = I915_READ8(offset_ldw);
1440 1441
		break;
	default:
1442 1443
		ret = -EINVAL;
		goto out;
1444 1445
	}

1446 1447 1448
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1449 1450
}

1451
static int i915_reset_complete(struct pci_dev *pdev)
1452 1453
{
	u8 gdrst;
1454
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1455
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1456 1457
}

1458
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1459
{
1460
	struct pci_dev *pdev = dev_priv->drm.pdev;
1461

V
Ville Syrjälä 已提交
1462
	/* assert reset for at least 20 usec */
1463
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1464
	udelay(20);
1465
	pci_write_config_byte(pdev, I915_GDRST, 0);
1466

1467
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1468 1469
}

1470
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1471 1472
{
	u8 gdrst;
1473
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1474
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1475 1476
}

1477
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1478
{
1479
	struct pci_dev *pdev = dev_priv->drm.pdev;
1480 1481
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1482 1483
}

1484
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1485
{
1486
	struct pci_dev *pdev = dev_priv->drm.pdev;
1487 1488
	int ret;

1489
	pci_write_config_byte(pdev, I915_GDRST,
1490
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1491
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1492 1493 1494 1495 1496 1497 1498
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1499
	pci_write_config_byte(pdev, I915_GDRST,
1500
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1501
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1502 1503 1504 1505 1506 1507 1508
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1509
	pci_write_config_byte(pdev, I915_GDRST, 0);
1510 1511 1512 1513

	return 0;
}

1514 1515
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1516 1517 1518
{
	int ret;

1519
	I915_WRITE(ILK_GDSR,
1520
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1521 1522 1523
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1524 1525 1526
	if (ret)
		return ret;

1527
	I915_WRITE(ILK_GDSR,
1528
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1529 1530 1531
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1532 1533 1534
	if (ret)
		return ret;

1535
	I915_WRITE(ILK_GDSR, 0);
1536 1537

	return 0;
1538 1539
}

1540 1541 1542
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1543 1544 1545 1546 1547
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1548
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1549

1550
	/* Spin waiting for the device to ack the reset requests */
1551 1552 1553
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1554 1555 1556 1557
}

/**
 * gen6_reset_engines - reset individual engines
1558
 * @dev_priv: i915 device
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1569 1570
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1586 1587
		unsigned int tmp;

1588
		hw_mask = 0;
1589
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1590 1591 1592 1593
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1594

1595
	intel_uncore_forcewake_reset(dev_priv, true);
1596

1597 1598 1599
	return ret;
}

1600 1601 1602 1603 1604 1605 1606 1607 1608
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1609 1610 1611 1612
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1645 1646 1647 1648
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1649 1650 1651 1652 1653 1654 1655 1656 1657
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1658
{
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1672 1673 1674 1675
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1676
	struct drm_i915_private *dev_priv = engine->i915;
1677 1678 1679 1680 1681
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1682 1683 1684 1685 1686
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1687 1688 1689 1690 1691 1692 1693 1694
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1695
	struct drm_i915_private *dev_priv = engine->i915;
1696 1697 1698

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1699 1700
}

1701 1702
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1703 1704
{
	struct intel_engine_cs *engine;
1705
	unsigned int tmp;
1706

1707
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1708
		if (gen8_request_engine_reset(engine))
1709 1710
			goto not_ready;

1711
	return gen6_reset_engines(dev_priv, engine_mask);
1712 1713

not_ready:
1714
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1715
		gen8_unrequest_engine_reset(engine);
1716 1717 1718 1719

	return -EIO;
}

1720 1721 1722
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1723
{
1724 1725 1726
	if (!i915.reset)
		return NULL;

1727
	if (INTEL_INFO(dev_priv)->gen >= 8)
1728
		return gen8_reset_engines;
1729
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1730
		return gen6_reset_engines;
1731
	else if (IS_GEN5(dev_priv))
1732
		return ironlake_do_reset;
1733
	else if (IS_G4X(dev_priv))
1734
		return g4x_do_reset;
1735
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1736
		return g33_do_reset;
1737
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1738
		return i915_do_reset;
1739
	else
1740 1741 1742
		return NULL;
}

1743
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1744
{
1745
	reset_func reset;
1746
	int ret;
1747

1748
	reset = intel_get_gpu_reset(dev_priv);
1749
	if (reset == NULL)
1750
		return -ENODEV;
1751

1752 1753 1754 1755
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1756
	ret = reset(dev_priv, engine_mask);
1757 1758 1759
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1760 1761
}

1762
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1763
{
1764
	return intel_get_gpu_reset(dev_priv) != NULL;
1765 1766
}

1767 1768 1769 1770 1771
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1772
	if (!HAS_GUC(dev_priv))
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1786
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1787
{
1788
	return check_for_unclaimed_mmio(dev_priv);
1789
}
1790

1791
bool
1792 1793 1794 1795
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1796
		return false;
1797 1798 1799 1800 1801 1802 1803

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1804
		return true;
1805
	}
1806 1807

	return false;
1808
}
1809 1810 1811 1812 1813

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1814
	u32 offset = i915_mmio_reg_offset(reg);
1815 1816
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1817 1818 1819 1820 1821 1822 1823
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1835
	u32 offset = i915_mmio_reg_offset(reg);
1836 1837
	enum forcewake_domains fw_domains;

1838 1839 1840 1841 1842
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1843
		fw_domains = FORCEWAKE_RENDER;
1844 1845 1846
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1876 1877 1878
	if (intel_vgpu_active(dev_priv))
		return 0;

1879 1880 1881 1882 1883 1884 1885 1886
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1887 1888 1889 1890

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/intel_uncore.c"
#endif