intel_uncore.c 43.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63
	mod_timer_pinned(&d->timer, jiffies + 1);
64 65
}

66 67
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
68
{
69 70
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
71
			    FORCEWAKE_ACK_TIMEOUT_MS))
72 73 74
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
75

76 77 78 79 80
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
81

82 83 84 85 86
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
87
			    FORCEWAKE_ACK_TIMEOUT_MS))
88 89 90
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
91

92 93 94 95
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
96 97
}

98 99
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
100
{
101
	/* something from same cacheline, but not from the set register */
102
	if (i915_mmio_reg_valid(d->reg_post))
103
		__raw_posting_read(d->i915, d->reg_post);
104 105
}

106
static void
107
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
108
{
109
	struct intel_uncore_forcewake_domain *d;
110
	enum forcewake_domain_id id;
111

112 113 114 115 116 117
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_wait_ack(d);
	}
}
118

119
static void
120
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
121 122
{
	struct intel_uncore_forcewake_domain *d;
123
	enum forcewake_domain_id id;
124

125 126 127 128 129
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
130

131 132 133 134
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;
135
	enum forcewake_domain_id id;
136 137 138 139 140 141 142 143 144

	/* No need to do for all, just do for first found */
	for_each_fw_domain(d, dev_priv, id) {
		fw_domain_posting_read(d);
		break;
	}
}

static void
145
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
146 147
{
	struct intel_uncore_forcewake_domain *d;
148
	enum forcewake_domain_id id;
149

150 151
	if (dev_priv->uncore.fw_domains == 0)
		return;
152

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
170
					      enum forcewake_domains fw_domains)
171 172
{
	fw_domains_get(dev_priv, fw_domains);
173

174
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
175
	__gen6_gt_wait_for_thread_c0(dev_priv);
176 177 178 179 180
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
181 182

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
183 184
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
185 186
}

187
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
188
				     enum forcewake_domains fw_domains)
189
{
190
	fw_domains_put(dev_priv, fw_domains);
191 192 193
	gen6_gt_check_fifodbg(dev_priv);
}

194 195 196 197 198 199 200
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

201 202 203 204
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

205 206 207
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
	if (IS_VALLEYVIEW(dev_priv->dev))
208
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
209

210 211
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
212 213
		u32 fifo = fifo_free_entries(dev_priv);

214 215
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
216
			fifo = fifo_free_entries(dev_priv);
217 218 219 220 221 222 223 224 225 226
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

227
static void intel_uncore_fw_release_timer(unsigned long arg)
Z
Zhe Wang 已提交
228
{
229 230
	struct intel_uncore_forcewake_domain *domain = (void *)arg;
	unsigned long irqflags;
Z
Zhe Wang 已提交
231

232
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
233

234 235 236 237 238 239 240 241 242
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
Z
Zhe Wang 已提交
243 244
}

245
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
246
{
247
	struct drm_i915_private *dev_priv = dev->dev_private;
248
	unsigned long irqflags;
249
	struct intel_uncore_forcewake_domain *domain;
250 251 252
	int retry_count = 100;
	enum forcewake_domain_id id;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
253

254 255 256 257 258 259
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
260

261 262 263
		for_each_fw_domain(domain, dev_priv, id) {
			if (del_timer_sync(&domain->timer) == 0)
				continue;
Z
Zhe Wang 已提交
264

265
			intel_uncore_fw_release_timer((unsigned long)domain);
266
		}
267

268
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
269

270 271 272 273
		for_each_fw_domain(domain, dev_priv, id) {
			if (timer_pending(&domain->timer))
				active_domains |= (1 << id);
		}
274

275 276
		if (active_domains == 0)
			break;
277

278 279 280 281
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
282

283 284 285
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
286

287 288 289 290 291 292 293 294
	WARN_ON(active_domains);

	for_each_fw_domain(domain, dev_priv, id)
		if (domain->wake_count)
			fw |= 1 << id;

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
295

296
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
297

298 299 300 301 302 303
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
304
				fifo_free_entries(dev_priv);
305 306
	}

307
	if (!restore)
308
		assert_forcewakes_inactive(dev_priv);
309

310
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
311 312
}

313
static void intel_uncore_ellc_detect(struct drm_device *dev)
314 315 316
{
	struct drm_i915_private *dev_priv = dev->dev_private;

317 318
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
319
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
320 321 322 323 324 325 326 327
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
328 329
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 dbg;

	if (!HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return false;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

347 348 349 350 351
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

352 353 354
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
355

356 357 358 359 360
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

361 362 363 364 365 366 367 368
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

369
	intel_uncore_forcewake_reset(dev, restore_forcewake);
370 371
}

372 373 374 375 376 377
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

378 379
void intel_uncore_sanitize(struct drm_device *dev)
{
380 381 382 383
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
	enum forcewake_domain_id id;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (domain->wake_count++)
			fw_domains &= ~(1 << id);
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

404 405 406 407 408 409 410 411 412 413 414 415
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
416
 */
417
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
418
				enum forcewake_domains fw_domains)
419 420 421
{
	unsigned long irqflags;

422 423 424
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

425
	assert_rpm_wakelock_held(dev_priv);
426

427
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
428
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
429 430 431
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

432
/**
433
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
434
 * @dev_priv: i915 device instance
435
 * @fw_domains: forcewake domains to get reference on
436
 *
437 438
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
439
 */
440 441 442 443 444 445 446 447 448 449 450 451 452
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
453
{
454
	struct intel_uncore_forcewake_domain *domain;
455
	enum forcewake_domain_id id;
456

457 458 459
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

460 461 462 463 464 465 466 467 468 469
	fw_domains &= dev_priv->uncore.fw_domains;

	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

		domain->wake_count++;
470
		fw_domain_arm_timer(domain);
471
	}
472
}
473

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
492 493 494
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

514
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
515
{
516
	struct intel_uncore_forcewake_domain *domain;
517
	enum forcewake_domain_id id;
518

519 520 521
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

522
	for_each_fw_domain(domain, dev_priv, id)
523
		WARN_ON(domain->wake_count);
524 525
}

526
/* We give fast paths for the really cool registers */
527
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
528

529
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
530

531 532 533 534 535 536 537 538 539 540 541 542 543
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
544
	 REG_RANGE((reg), 0x5200, 0x8000) || \
545
	 REG_RANGE((reg), 0x8300, 0x8500) || \
546
	 REG_RANGE((reg), 0xB000, 0xB480) || \
547 548 549 550 551 552 553 554
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
555
	 REG_RANGE((reg), 0x30000, 0x38000))
556 557 558 559 560 561

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
562
	 REG_RANGE((reg), 0xF000, 0x10000))
563

564
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
565
	REG_RANGE((reg), 0xB00,  0x2000)
566 567

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
568 569
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
570
	 REG_RANGE((reg), 0x5200, 0x8000) || \
571
	 REG_RANGE((reg), 0x8140, 0x8160) || \
572 573 574
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
575 576
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
577 578

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
579 580
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
581 582 583 584 585 586 587 588 589
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
590
	((reg) < 0x40000 && \
591 592 593 594 595
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

596 597 598 599 600 601
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
602
	__raw_i915_write32(dev_priv, MI_MODE, 0);
603 604 605
}

static void
606 607
hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv,
			i915_reg_t reg, bool read, bool before)
608
{
609 610 611 612 613 614
	const char *op = read ? "reading" : "writing to";
	const char *when = before ? "before" : "after";

	if (!i915.mmio_debug)
		return;

615
	if (check_for_unclaimed_mmio(dev_priv)) {
616
		WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
617
		     when, op, i915_mmio_reg_offset(reg));
618
		i915.mmio_debug--; /* Only report the first N failures */
619 620 621 622
	}
}

static void
623
hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
624
{
625 626 627
	static bool mmio_debug_once = true;

	if (i915.mmio_debug || !mmio_debug_once)
628 629
		return;

630
	if (check_for_unclaimed_mmio(dev_priv)) {
631 632 633 634
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug = mmio_debug_once--;
635 636 637
	}
}

638
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
639
	u##x val = 0; \
640
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
641

642
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
643 644 645
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

646
#define __gen2_read(x) \
647
static u##x \
648
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
649
	GEN2_READ_HEADER(x); \
650
	val = __raw_i915_read##x(dev_priv, reg); \
651
	GEN2_READ_FOOTER; \
652 653 654 655
}

#define __gen5_read(x) \
static u##x \
656
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
657
	GEN2_READ_HEADER(x); \
658 659
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
660
	GEN2_READ_FOOTER; \
661 662
}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
679
	u32 offset = i915_mmio_reg_offset(reg); \
680 681
	unsigned long irqflags; \
	u##x val = 0; \
682
	assert_rpm_wakelock_held(dev_priv); \
683 684 685 686 687 688 689
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

690
static inline void __force_wake_get(struct drm_i915_private *dev_priv,
691
				    enum forcewake_domains fw_domains)
692 693
{
	struct intel_uncore_forcewake_domain *domain;
694
	enum forcewake_domain_id id;
695 696 697 698 699

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
700
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
701
		if (domain->wake_count) {
702
			fw_domains &= ~(1 << id);
703 704 705 706
			continue;
		}

		domain->wake_count++;
707
		fw_domain_arm_timer(domain);
708 709 710 711 712 713
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

714 715
#define __gen6_read(x) \
static u##x \
716
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
717
	GEN6_READ_HEADER(x); \
718
	hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
719
	if (NEEDS_FORCE_WAKE(offset)) \
720
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
721
	val = __raw_i915_read##x(dev_priv, reg); \
722
	hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
723
	GEN6_READ_FOOTER; \
724 725
}

726 727
#define __vlv_read(x) \
static u##x \
728
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
729
	enum forcewake_domains fw_engine = 0; \
730
	GEN6_READ_HEADER(x); \
731
	if (!NEEDS_FORCE_WAKE(offset)) \
732
		fw_engine = 0; \
733
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
734
		fw_engine = FORCEWAKE_RENDER; \
735
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
736 737 738
		fw_engine = FORCEWAKE_MEDIA; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
739
	val = __raw_i915_read##x(dev_priv, reg); \
740
	GEN6_READ_FOOTER; \
741 742
}

743 744
#define __chv_read(x) \
static u##x \
745
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
746
	enum forcewake_domains fw_engine = 0; \
747
	GEN6_READ_HEADER(x); \
748
	if (!NEEDS_FORCE_WAKE(offset)) \
749
		fw_engine = 0; \
750
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
751
		fw_engine = FORCEWAKE_RENDER; \
752
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
753
		fw_engine = FORCEWAKE_MEDIA; \
754
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
755 756 757
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
758
	val = __raw_i915_read##x(dev_priv, reg); \
759
	GEN6_READ_FOOTER; \
760
}
761

762
#define SKL_NEEDS_FORCE_WAKE(reg) \
763
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
764 765 766

#define __gen9_read(x) \
static u##x \
767
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
768
	enum forcewake_domains fw_engine; \
769
	GEN6_READ_HEADER(x); \
770
	hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
771
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
772
		fw_engine = 0; \
773
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
774
		fw_engine = FORCEWAKE_RENDER; \
775
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
776
		fw_engine = FORCEWAKE_MEDIA; \
777
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
778 779 780 781 782 783
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	val = __raw_i915_read##x(dev_priv, reg); \
784
	hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
785
	GEN6_READ_FOOTER; \
786 787 788 789 790 791
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
792 793 794 795
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
796 797 798 799
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
800 801 802 803 804
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

805
#undef __gen9_read
806
#undef __chv_read
807
#undef __vlv_read
808
#undef __gen6_read
809 810
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
811

812 813 814
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
815
	assert_rpm_device_not_suspended(dev_priv); \
816 817 818 819 820 821 822 823 824
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
825
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
826 827 828 829 830 831 832 833 834 835 836 837 838 839
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

840
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
841
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
842
	assert_rpm_wakelock_held(dev_priv); \
843

844
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
845

846
#define __gen2_write(x) \
847
static void \
848
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
849
	GEN2_WRITE_HEADER; \
850
	__raw_i915_write##x(dev_priv, reg, val); \
851
	GEN2_WRITE_FOOTER; \
852 853 854 855
}

#define __gen5_write(x) \
static void \
856
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
857
	GEN2_WRITE_HEADER; \
858 859
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
860
	GEN2_WRITE_FOOTER; \
861 862
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
879
	u32 offset = i915_mmio_reg_offset(reg); \
880 881
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
882
	assert_rpm_wakelock_held(dev_priv); \
883 884 885 886 887
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

888 889
#define __gen6_write(x) \
static void \
890
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
891
	u32 __fifo_ret = 0; \
892
	GEN6_WRITE_HEADER; \
893
	if (NEEDS_FORCE_WAKE(offset)) { \
894 895 896 897 898 899
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
900
	GEN6_WRITE_FOOTER; \
901 902 903 904
}

#define __hsw_write(x) \
static void \
905
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
906
	u32 __fifo_ret = 0; \
907
	GEN6_WRITE_HEADER; \
908
	if (NEEDS_FORCE_WAKE(offset)) { \
909 910
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
911
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
912
	__raw_i915_write##x(dev_priv, reg, val); \
913 914 915
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
916 917
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
918
	GEN6_WRITE_FOOTER; \
919
}
920

921
static const i915_reg_t gen8_shadowed_regs[] = {
922 923 924 925 926 927 928 929 930 931
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

932 933
static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
934 935 936
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
937
		if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
938 939 940 941 942 943 944
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
945
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
946
	GEN6_WRITE_HEADER; \
947
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
948
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
949 950
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	__raw_i915_write##x(dev_priv, reg, val); \
951 952
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
953
	GEN6_WRITE_FOOTER; \
954 955
}

956 957
#define __chv_write(x) \
static void \
958
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
959
	enum forcewake_domains fw_engine = 0; \
960
	GEN6_WRITE_HEADER; \
961
	if (!NEEDS_FORCE_WAKE(offset) || \
962
	    is_gen8_shadowed(dev_priv, reg)) \
963
		fw_engine = 0; \
964
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
965
		fw_engine = FORCEWAKE_RENDER; \
966
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
967
		fw_engine = FORCEWAKE_MEDIA; \
968
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
969 970 971
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
972
	__raw_i915_write##x(dev_priv, reg, val); \
973
	GEN6_WRITE_FOOTER; \
974 975
}

976
static const i915_reg_t gen9_shadowed_regs[] = {
Z
Zhe Wang 已提交
977 978 979 980 981 982 983 984 985 986 987 988
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

989 990
static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
Z
Zhe Wang 已提交
991 992 993
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
994
		if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
Z
Zhe Wang 已提交
995 996 997 998 999
			return true;

	return false;
}

1000 1001
#define __gen9_write(x) \
static void \
1002
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1003
		bool trace) { \
1004
	enum forcewake_domains fw_engine; \
1005
	GEN6_WRITE_HEADER; \
1006
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
1007
	if (!SKL_NEEDS_FORCE_WAKE(offset) || \
1008 1009
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
1010
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
1011
		fw_engine = FORCEWAKE_RENDER; \
1012
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
1013
		fw_engine = FORCEWAKE_MEDIA; \
1014
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
1015 1016 1017 1018 1019 1020
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	__raw_i915_write##x(dev_priv, reg, val); \
1021 1022
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
1023
	GEN6_WRITE_FOOTER; \
1024 1025 1026 1027 1028 1029
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1030 1031 1032 1033
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1034 1035 1036 1037
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1038 1039 1040 1041 1042 1043 1044 1045 1046
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1047
#undef __gen9_write
1048
#undef __chv_write
1049
#undef __gen8_write
1050 1051
#undef __hsw_write
#undef __gen6_write
1052 1053
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1054

1055 1056 1057
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1058
	assert_rpm_device_not_suspended(dev_priv); \
1059 1060 1061 1062 1063 1064 1065
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1066
			  i915_reg_t reg, u##x val, bool trace) { \
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1097 1098

static void fw_domain_init(struct drm_i915_private *dev_priv,
1099
			   enum forcewake_domain_id domain_id,
1100 1101
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1121
		/* WaRsClearFWBitsAtReset:bdw,skl */
1122 1123 1124 1125 1126
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1127
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1128 1129 1130 1131 1132 1133 1134
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1135
	setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
1136 1137

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1138 1139

	fw_domain_reset(d);
1140 1141
}

1142
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1143 1144 1145
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1146 1147 1148
	if (INTEL_INFO(dev_priv->dev)->gen <= 5)
		return;

Z
Zhe Wang 已提交
1149
	if (IS_GEN9(dev)) {
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1160
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1161
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1162 1163 1164 1165 1166
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1167 1168 1169 1170
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1171
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1172 1173 1174 1175 1176
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1189 1190 1191 1192 1193
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1194 1195
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1196 1197 1198
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1199
		 */
1200 1201 1202 1203

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1204 1205
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1206

1207
		mutex_lock(&dev->struct_mutex);
1208
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1209
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1210
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1211 1212
		mutex_unlock(&dev->struct_mutex);

1213
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1214 1215
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1216 1217
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1218 1219 1220
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1221
			fw_domains_get_with_thread_status;
1222
		dev_priv->uncore.funcs.force_wake_put =
1223 1224 1225
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1226
	}
1227 1228 1229

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1230 1231 1232 1233 1234 1235
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1236 1237
	i915_check_vgpu(dev);

1238 1239 1240
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1241

1242
	switch (INTEL_INFO(dev)->gen) {
1243
	default:
1244 1245 1246 1247 1248
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1249
		if (IS_CHERRYVIEW(dev)) {
1250 1251
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1252 1253

		} else {
1254 1255
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1256
		}
1257
		break;
1258 1259
	case 7:
	case 6:
1260
		if (IS_HASWELL(dev)) {
1261
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1262
		} else {
1263
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1264
		}
1265 1266

		if (IS_VALLEYVIEW(dev)) {
1267
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1268
		} else {
1269
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1270
		}
1271 1272
		break;
	case 5:
1273 1274
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1275 1276 1277 1278
		break;
	case 4:
	case 3:
	case 2:
1279 1280
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1281 1282
		break;
	}
1283

1284 1285 1286 1287 1288
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1289
	i915_check_and_clear_faults(dev);
1290
}
1291 1292
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1293 1294 1295 1296 1297

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1298
	intel_uncore_forcewake_reset(dev, false);
1299 1300
}

1301 1302
#define GEN_RANGE(l, h) GENMASK(h, l)

1303
static const struct register_whitelist {
1304
	i915_reg_t offset_ldw, offset_udw;
1305
	uint32_t size;
1306 1307
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1308
} whitelist[] = {
1309 1310 1311
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1312 1313 1314 1315 1316 1317 1318 1319
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1320
	unsigned size;
1321
	i915_reg_t offset_ldw, offset_udw;
1322
	int i, ret = 0;
1323 1324

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1325
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1326 1327 1328 1329 1330 1331 1332
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1333 1334 1335 1336
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1337 1338
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1339
	size = entry->size;
1340
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1341

1342 1343
	intel_runtime_pm_get(dev_priv);

1344 1345
	switch (size) {
	case 8 | 1:
1346
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1347
		break;
1348
	case 8:
1349
		reg->val = I915_READ64(offset_ldw);
1350 1351
		break;
	case 4:
1352
		reg->val = I915_READ(offset_ldw);
1353 1354
		break;
	case 2:
1355
		reg->val = I915_READ16(offset_ldw);
1356 1357
		break;
	case 1:
1358
		reg->val = I915_READ8(offset_ldw);
1359 1360
		break;
	default:
1361 1362
		ret = -EINVAL;
		goto out;
1363 1364
	}

1365 1366 1367
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1368 1369
}

1370 1371 1372 1373 1374 1375
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1376
	struct intel_context *ctx;
1377 1378
	int ret;

1379 1380 1381
	if (args->flags || args->pad)
		return -EINVAL;

1382
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1383 1384 1385 1386 1387 1388
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1389 1390
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1391
		mutex_unlock(&dev->struct_mutex);
1392
		return PTR_ERR(ctx);
1393
	}
1394
	hs = &ctx->hang_stats;
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1409
static int i915_reset_complete(struct drm_device *dev)
1410 1411
{
	u8 gdrst;
1412
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1413
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1414 1415
}

1416
static int i915_do_reset(struct drm_device *dev)
1417
{
V
Ville Syrjälä 已提交
1418
	/* assert reset for at least 20 usec */
1419
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1420
	udelay(20);
1421
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1422

1423
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1424 1425 1426 1427 1428
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1429
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1430
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1431 1432
}

1433 1434 1435 1436 1437 1438
static int g33_do_reset(struct drm_device *dev)
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1439 1440 1441 1442 1443
static int g4x_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1444
	pci_write_config_byte(dev->pdev, I915_GDRST,
1445
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1446
	ret =  wait_for(g4x_reset_complete(dev), 500);
1447 1448 1449 1450 1451 1452 1453
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1454
	pci_write_config_byte(dev->pdev, I915_GDRST,
1455
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1456
	ret =  wait_for(g4x_reset_complete(dev), 500);
1457 1458 1459 1460 1461 1462 1463
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1464
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1465 1466 1467 1468

	return 0;
}

1469 1470 1471 1472 1473
static int ironlake_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1474
	I915_WRITE(ILK_GDSR,
1475
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1476
	ret = wait_for((I915_READ(ILK_GDSR) &
1477
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1478 1479 1480
	if (ret)
		return ret;

1481
	I915_WRITE(ILK_GDSR,
1482
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1483
	ret = wait_for((I915_READ(ILK_GDSR) &
1484 1485 1486 1487
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1488
	I915_WRITE(ILK_GDSR, 0);
1489 1490

	return 0;
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
}

static int gen6_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int	ret;

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1504
	__raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
1505 1506

	/* Spin waiting for the device to ack the reset request */
1507
	ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
1508

1509
	intel_uncore_forcewake_reset(dev, true);
1510

1511 1512 1513
	return ret;
}

1514
static int wait_for_register(struct drm_i915_private *dev_priv,
1515
			     i915_reg_t reg,
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
			     const u32 mask,
			     const u32 value,
			     const unsigned long timeout_ms)
{
	return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
}

static int gen8_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	int i;

	for_each_ring(engine, dev_priv, i) {
		I915_WRITE(RING_RESET_CTL(engine->mmio_base),
			   _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

		if (wait_for_register(dev_priv,
				      RING_RESET_CTL(engine->mmio_base),
				      RESET_CTL_READY_TO_RESET,
				      RESET_CTL_READY_TO_RESET,
				      700)) {
			DRM_ERROR("%s: reset request timeout\n", engine->name);
			goto not_ready;
		}
	}

	return gen6_do_reset(dev);

not_ready:
	for_each_ring(engine, dev_priv, i)
		I915_WRITE(RING_RESET_CTL(engine->mmio_base),
			   _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));

	return -EIO;
}

1553
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
1554
{
1555 1556 1557
	if (!i915.reset)
		return NULL;

1558 1559 1560
	if (INTEL_INFO(dev)->gen >= 8)
		return gen8_do_reset;
	else if (INTEL_INFO(dev)->gen >= 6)
1561
		return gen6_do_reset;
1562
	else if (IS_GEN5(dev))
1563
		return ironlake_do_reset;
1564
	else if (IS_G4X(dev))
1565
		return g4x_do_reset;
1566
	else if (IS_G33(dev))
1567
		return g33_do_reset;
1568
	else if (INTEL_INFO(dev)->gen >= 3)
1569
		return i915_do_reset;
1570
	else
1571 1572 1573 1574 1575
		return NULL;
}

int intel_gpu_reset(struct drm_device *dev)
{
1576
	struct drm_i915_private *dev_priv = to_i915(dev);
1577
	int (*reset)(struct drm_device *);
1578
	int ret;
1579 1580 1581

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1582
		return -ENODEV;
1583

1584 1585 1586 1587 1588 1589 1590 1591
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = reset(dev);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1592 1593 1594 1595 1596
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1597 1598
}

1599
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1600
{
1601
	return check_for_unclaimed_mmio(dev_priv);
1602
}