intel_uncore.c 49.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
141
	for_each_fw_domain(d, dev_priv) {
142 143 144 145 146 147
		fw_domain_posting_read(d);
		break;
	}
}

static void
148
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
149 150 151
{
	struct intel_uncore_forcewake_domain *d;

152 153
	if (dev_priv->uncore.fw_domains == 0)
		return;
154

155
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
172
					      enum forcewake_domains fw_domains)
173 174
{
	fw_domains_get(dev_priv, fw_domains);
175

176
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
177
	__gen6_gt_wait_for_thread_c0(dev_priv);
178 179 180 181 182
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
183 184

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
185 186
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
187 188
}

189
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
190
				     enum forcewake_domains fw_domains)
191
{
192
	fw_domains_put(dev_priv, fw_domains);
193 194 195
	gen6_gt_check_fifodbg(dev_priv);
}

196 197 198 199 200 201 202
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

203 204 205 206
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

207 208
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
209
	if (IS_VALLEYVIEW(dev_priv))
210
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
211

212 213
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
214 215
		u32 fifo = fifo_free_entries(dev_priv);

216 217
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
218
			fifo = fifo_free_entries(dev_priv);
219 220 221 222 223 224 225 226 227 228
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

229 230
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
231
{
232 233
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
234
	unsigned long irqflags;
Z
Zhe Wang 已提交
235

236
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
237

238 239 240 241 242 243 244 245 246
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
247 248

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
249 250
}

251
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
252
{
253
	struct drm_i915_private *dev_priv = dev->dev_private;
254
	unsigned long irqflags;
255
	struct intel_uncore_forcewake_domain *domain;
256 257
	int retry_count = 100;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
258

259 260 261 262 263 264
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
265

266
		for_each_fw_domain(domain, dev_priv) {
267
			if (hrtimer_cancel(&domain->timer) == 0)
268
				continue;
Z
Zhe Wang 已提交
269

270
			intel_uncore_fw_release_timer(&domain->timer);
271
		}
272

273
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
274

275
		for_each_fw_domain(domain, dev_priv) {
276
			if (hrtimer_active(&domain->timer))
277
				active_domains |= domain->mask;
278
		}
279

280 281
		if (active_domains == 0)
			break;
282

283 284 285 286
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
287

288 289 290
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
291

292 293
	WARN_ON(active_domains);

294
	for_each_fw_domain(domain, dev_priv)
295
		if (domain->wake_count)
296
			fw |= domain->mask;
297 298 299

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
300

301
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
302

303 304 305 306 307 308
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
309
				fifo_free_entries(dev_priv);
310 311
	}

312
	if (!restore)
313
		assert_forcewakes_inactive(dev_priv);
314

315
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
316 317
}

318
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
319
{
320 321 322 323 324 325 326 327 328 329
	if (!HAS_EDRAM(dev_priv))
		return 0;

	/* The docs do not explain exactly how the calculation can be
	 * made. It is somewhat guessable, but for now, it's always
	 * 128MB.
	 */

	return 128 * 1024 * 1024;
}
330

331 332 333 334 335 336 337 338 339
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
340
		 * set up */
341 342
	} else {
		dev_priv->edram_cap = 0;
343
	}
344 345 346 347

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
348 349
}

350
static bool
351
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
352 353 354 355 356 357 358 359 360 361 362 363
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

390 391 392 393 394
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

395 396 397
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
398

399 400 401 402 403
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

404 405 406 407 408 409 410 411
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

412
	intel_uncore_forcewake_reset(dev, restore_forcewake);
413 414
}

415 416 417 418 419 420
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

421 422
void intel_uncore_sanitize(struct drm_device *dev)
{
423 424
	i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);

425 426 427 428
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

429 430 431 432 433 434 435 436 437 438
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

439
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
440
		if (domain->wake_count++)
441
			fw_domains &= ~domain->mask;
442 443 444 445 446 447
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

448 449 450 451 452 453 454 455 456 457 458 459
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
460
 */
461
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
462
				enum forcewake_domains fw_domains)
463 464 465
{
	unsigned long irqflags;

466 467 468
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

469
	assert_rpm_wakelock_held(dev_priv);
470

471
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
472
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
473 474 475
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

476
/**
477
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
478
 * @dev_priv: i915 device instance
479
 * @fw_domains: forcewake domains to get reference on
480
 *
481 482
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
483
 */
484 485 486 487 488 489 490 491 492 493 494 495 496
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
497
{
498
	struct intel_uncore_forcewake_domain *domain;
499

500 501 502
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

503 504
	fw_domains &= dev_priv->uncore.fw_domains;

505
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
506 507 508 509 510 511
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

512
		fw_domain_arm_timer(domain);
513
	}
514
}
515

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
534 535 536
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

556
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
557
{
558 559
	struct intel_uncore_forcewake_domain *domain;

560 561 562
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

563
	for_each_fw_domain(domain, dev_priv)
564
		WARN_ON(domain->wake_count);
565 566
}

567
/* We give fast paths for the really cool registers */
568
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
569

570 571 572 573 574 575 576 577 578 579
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

580
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
581

582 583 584 585 586 587 588 589 590 591 592
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
#define __vlv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	__fwd; \
})

static const i915_reg_t gen8_shadowed_regs[] = {
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (offset == gen8_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

635 636
#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
637
	 REG_RANGE((reg), 0x5200, 0x8000) || \
638
	 REG_RANGE((reg), 0x8300, 0x8500) || \
639
	 REG_RANGE((reg), 0xB000, 0xB480) || \
640 641 642 643 644 645 646 647
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
648
	 REG_RANGE((reg), 0x30000, 0x38000))
649 650 651 652 653 654

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
655
	 REG_RANGE((reg), 0xF000, 0x10000))
656

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
#define __chv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	__fwd; \
})

#define __chv_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset) || is_gen8_shadowed(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	__fwd; \
})

685
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
686
	REG_RANGE((reg), 0xB00,  0x2000)
687 688

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
689 690
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
691
	 REG_RANGE((reg), 0x5200, 0x8000) || \
692
	 REG_RANGE((reg), 0x8140, 0x8160) || \
693 694 695
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
696 697
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
698 699

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
700 701
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
702 703 704 705 706 707 708 709 710
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
711
	((reg) < 0x40000 && \
712 713 714 715 716
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
#define SKL_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))

#define __gen9_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		__fwd = FORCEWAKE_BLITTER; \
	__fwd; \
})

static const i915_reg_t gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (offset == gen9_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen9_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (!SKL_NEEDS_FORCE_WAKE(offset) || is_gen9_shadowed(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		__fwd = FORCEWAKE_BLITTER; \
	__fwd; \
})

772 773 774 775 776 777
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
778
	__raw_i915_write32(dev_priv, MI_MODE, 0);
779 780 781
}

static void
782 783 784 785
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
786
{
787 788 789 790 791
	if (WARN(check_for_unclaimed_mmio(dev_priv),
		 "Unclaimed register detected %s %s register 0x%x\n",
		 before ? "before" : "after",
		 read ? "reading" : "writing to",
		 i915_mmio_reg_offset(reg)))
792
		i915.mmio_debug--; /* Only report the first N failures */
793 794
}

795 796 797 798 799 800 801 802 803 804 805 806
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

807
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
808
	u##x val = 0; \
809
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
810

811
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
812 813 814
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

815
#define __gen2_read(x) \
816
static u##x \
817
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
818
	GEN2_READ_HEADER(x); \
819
	val = __raw_i915_read##x(dev_priv, reg); \
820
	GEN2_READ_FOOTER; \
821 822 823 824
}

#define __gen5_read(x) \
static u##x \
825
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
826
	GEN2_READ_HEADER(x); \
827 828
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
829
	GEN2_READ_FOOTER; \
830 831
}

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
848
	u32 offset = i915_mmio_reg_offset(reg); \
849 850
	unsigned long irqflags; \
	u##x val = 0; \
851
	assert_rpm_wakelock_held(dev_priv); \
852 853
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
854 855

#define GEN6_READ_FOOTER \
856
	unclaimed_reg_debug(dev_priv, reg, true, false); \
857 858 859 860
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

861 862
static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
863 864 865 866 867 868 869
{
	struct intel_uncore_forcewake_domain *domain;

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
870
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
871
		if (domain->wake_count) {
872
			fw_domains &= ~domain->mask;
873 874 875
			continue;
		}

876
		fw_domain_arm_timer(domain);
877 878 879 880 881 882
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

883 884
#define __gen6_read(x) \
static u##x \
885
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
886
	enum forcewake_domains fw_engine; \
887
	GEN6_READ_HEADER(x); \
888 889 890
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
891
	val = __raw_i915_read##x(dev_priv, reg); \
892
	GEN6_READ_FOOTER; \
893 894
}

895 896
#define __vlv_read(x) \
static u##x \
897
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
898
	enum forcewake_domains fw_engine; \
899
	GEN6_READ_HEADER(x); \
900
	fw_engine = __vlv_reg_read_fw_domains(offset); \
901
	if (fw_engine) \
902
		__force_wake_auto(dev_priv, fw_engine); \
903
	val = __raw_i915_read##x(dev_priv, reg); \
904
	GEN6_READ_FOOTER; \
905 906
}

907 908
#define __chv_read(x) \
static u##x \
909
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
910
	enum forcewake_domains fw_engine; \
911
	GEN6_READ_HEADER(x); \
912
	fw_engine = __chv_reg_read_fw_domains(offset); \
913
	if (fw_engine) \
914
		__force_wake_auto(dev_priv, fw_engine); \
915
	val = __raw_i915_read##x(dev_priv, reg); \
916
	GEN6_READ_FOOTER; \
917
}
918

919 920
#define __gen9_read(x) \
static u##x \
921
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
922
	enum forcewake_domains fw_engine; \
923
	GEN6_READ_HEADER(x); \
924
	fw_engine = __gen9_reg_read_fw_domains(offset); \
925
	if (fw_engine) \
926
		__force_wake_auto(dev_priv, fw_engine); \
927
	val = __raw_i915_read##x(dev_priv, reg); \
928
	GEN6_READ_FOOTER; \
929 930 931 932 933 934
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
935 936 937 938
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
939 940 941 942
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
943 944 945 946 947
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

948
#undef __gen9_read
949
#undef __chv_read
950
#undef __vlv_read
951
#undef __gen6_read
952 953
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
954

955 956 957
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
958
	assert_rpm_device_not_suspended(dev_priv); \
959 960 961 962 963 964 965 966 967
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
968
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
969 970 971 972 973 974 975 976 977 978 979 980 981 982
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

983
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
984
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
985
	assert_rpm_wakelock_held(dev_priv); \
986

987
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
988

989
#define __gen2_write(x) \
990
static void \
991
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
992
	GEN2_WRITE_HEADER; \
993
	__raw_i915_write##x(dev_priv, reg, val); \
994
	GEN2_WRITE_FOOTER; \
995 996 997 998
}

#define __gen5_write(x) \
static void \
999
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1000
	GEN2_WRITE_HEADER; \
1001 1002
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1003
	GEN2_WRITE_FOOTER; \
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1022
	u32 offset = i915_mmio_reg_offset(reg); \
1023 1024
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1025
	assert_rpm_wakelock_held(dev_priv); \
1026 1027
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1028 1029

#define GEN6_WRITE_FOOTER \
1030
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1031 1032
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1033 1034
#define __gen6_write(x) \
static void \
1035
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1036
	u32 __fifo_ret = 0; \
1037
	GEN6_WRITE_HEADER; \
1038
	if (NEEDS_FORCE_WAKE(offset)) { \
1039 1040 1041 1042 1043 1044
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1045
	GEN6_WRITE_FOOTER; \
1046 1047 1048 1049
}

#define __hsw_write(x) \
static void \
1050
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1051
	u32 __fifo_ret = 0; \
1052
	GEN6_WRITE_HEADER; \
1053
	if (NEEDS_FORCE_WAKE(offset)) { \
1054 1055
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
1056
	__raw_i915_write##x(dev_priv, reg, val); \
1057 1058 1059
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1060
	GEN6_WRITE_FOOTER; \
1061
}
1062

1063 1064
#define __gen8_write(x) \
static void \
1065
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1066
	enum forcewake_domains fw_engine; \
1067
	GEN6_WRITE_HEADER; \
1068 1069 1070
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1071
	__raw_i915_write##x(dev_priv, reg, val); \
1072
	GEN6_WRITE_FOOTER; \
1073 1074
}

1075 1076
#define __chv_write(x) \
static void \
1077
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1078
	enum forcewake_domains fw_engine; \
1079
	GEN6_WRITE_HEADER; \
1080
	fw_engine = __chv_reg_write_fw_domains(offset); \
1081
	if (fw_engine) \
1082
		__force_wake_auto(dev_priv, fw_engine); \
1083
	__raw_i915_write##x(dev_priv, reg, val); \
1084
	GEN6_WRITE_FOOTER; \
1085 1086
}

1087 1088
#define __gen9_write(x) \
static void \
1089
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1090
		bool trace) { \
1091
	enum forcewake_domains fw_engine; \
1092
	GEN6_WRITE_HEADER; \
1093
	fw_engine = __gen9_reg_write_fw_domains(offset); \
1094
	if (fw_engine) \
1095
		__force_wake_auto(dev_priv, fw_engine); \
1096
	__raw_i915_write##x(dev_priv, reg, val); \
1097
	GEN6_WRITE_FOOTER; \
1098 1099 1100 1101 1102 1103
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1104 1105 1106 1107
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1108 1109 1110 1111
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1112 1113 1114 1115 1116 1117 1118 1119 1120
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1121
#undef __gen9_write
1122
#undef __chv_write
1123
#undef __gen8_write
1124 1125
#undef __hsw_write
#undef __gen6_write
1126 1127
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1128

1129 1130 1131
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1132
	assert_rpm_device_not_suspended(dev_priv); \
1133 1134 1135 1136 1137 1138 1139
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1140
			  i915_reg_t reg, u##x val, bool trace) { \
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1171 1172

static void fw_domain_init(struct drm_i915_private *dev_priv,
1173
			   enum forcewake_domain_id domain_id,
1174 1175
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1195
		/* WaRsClearFWBitsAtReset:bdw,skl */
1196 1197 1198 1199 1200
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1201
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1202 1203 1204 1205 1206 1207 1208
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1209 1210 1211 1212 1213 1214
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1215 1216
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1217 1218

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1219 1220

	fw_domain_reset(d);
1221 1222
}

1223
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1224 1225 1226
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1227
	if (INTEL_INFO(dev_priv)->gen <= 5)
1228 1229
		return;

Z
Zhe Wang 已提交
1230
	if (IS_GEN9(dev)) {
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1241
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1242
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1243 1244 1245 1246 1247
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1248 1249 1250 1251
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1252
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1253 1254 1255 1256 1257
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1270 1271 1272 1273 1274
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1275 1276
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1277 1278 1279
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1280
		 */
1281 1282 1283 1284

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1285 1286
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1287

1288
		mutex_lock(&dev->struct_mutex);
1289
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1290
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1291
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1292 1293
		mutex_unlock(&dev->struct_mutex);

1294
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1295 1296
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1297 1298
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1299 1300 1301
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1302
			fw_domains_get_with_thread_status;
1303
		dev_priv->uncore.funcs.force_wake_put =
1304 1305 1306
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1307
	}
1308 1309 1310

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1311 1312 1313 1314 1315 1316
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1317 1318
	i915_check_vgpu(dev);

1319
	intel_uncore_edram_detect(dev_priv);
1320 1321
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1322

1323 1324
	dev_priv->uncore.unclaimed_mmio_check = 1;

1325
	switch (INTEL_INFO(dev)->gen) {
1326
	default:
1327 1328 1329 1330 1331
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1332
		if (IS_CHERRYVIEW(dev)) {
1333 1334
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1335 1336

		} else {
1337 1338
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1339
		}
1340
		break;
1341 1342
	case 7:
	case 6:
1343
		if (IS_HASWELL(dev)) {
1344
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1345
		} else {
1346
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1347
		}
1348 1349

		if (IS_VALLEYVIEW(dev)) {
1350
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1351
		} else {
1352
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1353
		}
1354 1355
		break;
	case 5:
1356 1357
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1358 1359 1360 1361
		break;
	case 4:
	case 3:
	case 2:
1362 1363
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1364 1365
		break;
	}
1366

1367 1368 1369 1370 1371
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1372
	i915_check_and_clear_faults(dev);
1373
}
1374 1375
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1376 1377 1378 1379 1380

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1381
	intel_uncore_forcewake_reset(dev, false);
1382 1383
}

1384 1385
#define GEN_RANGE(l, h) GENMASK(h, l)

1386
static const struct register_whitelist {
1387
	i915_reg_t offset_ldw, offset_udw;
1388
	uint32_t size;
1389 1390
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1391
} whitelist[] = {
1392 1393 1394
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1395 1396 1397 1398 1399 1400 1401 1402
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1403
	unsigned size;
1404
	i915_reg_t offset_ldw, offset_udw;
1405
	int i, ret = 0;
1406 1407

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1408
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1409 1410 1411 1412 1413 1414 1415
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1416 1417 1418 1419
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1420 1421
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1422
	size = entry->size;
1423
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1424

1425 1426
	intel_runtime_pm_get(dev_priv);

1427 1428
	switch (size) {
	case 8 | 1:
1429
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1430
		break;
1431
	case 8:
1432
		reg->val = I915_READ64(offset_ldw);
1433 1434
		break;
	case 4:
1435
		reg->val = I915_READ(offset_ldw);
1436 1437
		break;
	case 2:
1438
		reg->val = I915_READ16(offset_ldw);
1439 1440
		break;
	case 1:
1441
		reg->val = I915_READ8(offset_ldw);
1442 1443
		break;
	default:
1444 1445
		ret = -EINVAL;
		goto out;
1446 1447
	}

1448 1449 1450
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1451 1452
}

1453 1454 1455 1456 1457 1458
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1459
	struct intel_context *ctx;
1460 1461
	int ret;

1462 1463 1464
	if (args->flags || args->pad)
		return -EINVAL;

1465
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1466 1467 1468 1469 1470 1471
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1472 1473
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1474
		mutex_unlock(&dev->struct_mutex);
1475
		return PTR_ERR(ctx);
1476
	}
1477
	hs = &ctx->hang_stats;
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1492
static int i915_reset_complete(struct drm_device *dev)
1493 1494
{
	u8 gdrst;
1495
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1496
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1497 1498
}

1499
static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
1500
{
V
Ville Syrjälä 已提交
1501
	/* assert reset for at least 20 usec */
1502
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1503
	udelay(20);
1504
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1505

1506
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1507 1508 1509 1510 1511
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1512
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1513
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1514 1515
}

1516
static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
1517 1518 1519 1520 1521
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1522
static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
1523 1524 1525 1526
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1527
	pci_write_config_byte(dev->pdev, I915_GDRST,
1528
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1529
	ret =  wait_for(g4x_reset_complete(dev), 500);
1530 1531 1532 1533 1534 1535 1536
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1537
	pci_write_config_byte(dev->pdev, I915_GDRST,
1538
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1539
	ret =  wait_for(g4x_reset_complete(dev), 500);
1540 1541 1542 1543 1544 1545 1546
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1547
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1548 1549 1550 1551

	return 0;
}

1552
static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
1553 1554 1555 1556
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1557
	I915_WRITE(ILK_GDSR,
1558
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1559
	ret = wait_for((I915_READ(ILK_GDSR) &
1560
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1561 1562 1563
	if (ret)
		return ret;

1564
	I915_WRITE(ILK_GDSR,
1565
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1566
	ret = wait_for((I915_READ(ILK_GDSR) &
1567 1568 1569 1570
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1571
	I915_WRITE(ILK_GDSR, 0);
1572 1573

	return 0;
1574 1575
}

1576 1577 1578
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1579
{
1580
	int ret;
1581 1582 1583 1584 1585

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1586
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1587

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
	/* Spin waiting for the device to ack the reset requests */
	ret = wait_for(ACKED, 500);
#undef ACKED

	return ret;
}

/**
 * gen6_reset_engines - reset individual engines
 * @dev: DRM device
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
		hw_mask = 0;
		for_each_engine_masked(engine, dev_priv, engine_mask)
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1632

1633
	intel_uncore_forcewake_reset(dev, true);
1634

1635 1636 1637
	return ret;
}

1638 1639 1640 1641 1642
static int wait_for_register_fw(struct drm_i915_private *dev_priv,
				i915_reg_t reg,
				const u32 mask,
				const u32 value,
				const unsigned long timeout_ms)
1643
{
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
	int ret;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

	ret = wait_for_register_fw(dev_priv,
				   RING_RESET_CTL(engine->mmio_base),
				   RESET_CTL_READY_TO_RESET,
				   RESET_CTL_READY_TO_RESET,
				   700);
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1672 1673
}

1674
static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
1675 1676 1677 1678
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;

1679
	for_each_engine_masked(engine, dev_priv, engine_mask)
1680
		if (gen8_request_engine_reset(engine))
1681 1682
			goto not_ready;

1683
	return gen6_reset_engines(dev, engine_mask);
1684 1685

not_ready:
1686
	for_each_engine_masked(engine, dev_priv, engine_mask)
1687
		gen8_unrequest_engine_reset(engine);
1688 1689 1690 1691

	return -EIO;
}

1692 1693
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
							  unsigned engine_mask)
1694
{
1695 1696 1697
	if (!i915.reset)
		return NULL;

1698
	if (INTEL_INFO(dev)->gen >= 8)
1699
		return gen8_reset_engines;
1700
	else if (INTEL_INFO(dev)->gen >= 6)
1701
		return gen6_reset_engines;
1702
	else if (IS_GEN5(dev))
1703
		return ironlake_do_reset;
1704
	else if (IS_G4X(dev))
1705
		return g4x_do_reset;
1706
	else if (IS_G33(dev))
1707
		return g33_do_reset;
1708
	else if (INTEL_INFO(dev)->gen >= 3)
1709
		return i915_do_reset;
1710
	else
1711 1712 1713
		return NULL;
}

1714
int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
1715
{
1716
	struct drm_i915_private *dev_priv = to_i915(dev);
1717
	int (*reset)(struct drm_device *, unsigned);
1718
	int ret;
1719 1720 1721

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1722
		return -ENODEV;
1723

1724 1725 1726 1727
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1728
	ret = reset(dev, engine_mask);
1729 1730 1731
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1732 1733 1734 1735 1736
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1737 1738
}

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

	if (!i915.enable_guc_submission)
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1758
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1759
{
1760
	return check_for_unclaimed_mmio(dev_priv);
1761
}
1762

1763
bool
1764 1765 1766 1767
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1768
		return false;
1769 1770 1771 1772 1773 1774 1775

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1776
		return true;
1777
	}
1778 1779

	return false;
1780
}
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

	if (intel_vgpu_active(dev_priv->dev))
		return 0;

	switch (INTEL_INFO(dev_priv)->gen) {
	case 9:
		fw_domains = __gen9_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		if (IS_VALLEYVIEW(dev_priv))
			fw_domains = __vlv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5: /* forcewake was introduced with gen6 */
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

	if (intel_vgpu_active(dev_priv->dev))
		return 0;

	switch (INTEL_INFO(dev_priv)->gen) {
	case 9:
		fw_domains = __gen9_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen8_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		fw_domains = FORCEWAKE_RENDER;
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5:
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}