intel_uncore.c 52.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35

36 37 38 39 40 41 42
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
43
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
44
{
45
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
56 57
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
58
{
59
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
74
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
88
}
89

90
static inline void
91
fw_domain_wait_ack(const struct drm_i915_private *i915,
92
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102
fw_domain_put(const struct drm_i915_private *i915,
103
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
106 107
}

108
static void
109
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
110
{
111
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
112
	unsigned int tmp;
113

C
Chris Wilson 已提交
114 115 116
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
117 118
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
119
	}
120

C
Chris Wilson 已提交
121
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
122
		fw_domain_wait_ack(i915, d);
123

124
	i915->uncore.fw_domains_active |= fw_domains;
125
}
126

127
static void
128
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
129 130
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
131 132 133
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
134

135
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
136
		fw_domain_put(i915, d);
137

138
	i915->uncore.fw_domains_active &= ~fw_domains;
139
}
140

141
static void
142 143
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
144 145
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
146
	unsigned int tmp;
147

C
Chris Wilson 已提交
148
	if (!fw_domains)
149
		return;
150

C
Chris Wilson 已提交
151 152 153
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
154
		fw_domain_reset(i915, d);
155 156 157 158 159 160 161 162 163 164 165 166 167
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
168
					      enum forcewake_domains fw_domains)
169 170
{
	fw_domains_get(dev_priv, fw_domains);
171

172
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
173
	__gen6_gt_wait_for_thread_c0(dev_priv);
174 175
}

176 177 178 179 180 181 182
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

183
static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
184
{
185
	u32 n;
186

187 188
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
189
	if (IS_VALLEYVIEW(dev_priv))
190 191 192 193 194 195 196 197 198 199
		n = fifo_free_entries(dev_priv);
	else
		n = dev_priv->uncore.fifo_count;

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
200 201 202
		}
	}

203
	dev_priv->uncore.fifo_count = n - 1;
204 205
}

206 207
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
208
{
209 210
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
211 212
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
213
	unsigned long irqflags;
Z
Zhe Wang 已提交
214

215
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
216

217
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
218 219 220
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

221
	if (--domain->wake_count == 0)
222
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
223

224
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
225 226

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
227 228
}

229 230
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
231
{
232
	unsigned long irqflags;
233
	struct intel_uncore_forcewake_domain *domain;
234
	int retry_count = 100;
235
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
236

237 238 239 240 241
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
242 243
		unsigned int tmp;

244
		active_domains = 0;
Z
Zhe Wang 已提交
245

C
Chris Wilson 已提交
246
		for_each_fw_domain(domain, dev_priv, tmp) {
247
			if (hrtimer_cancel(&domain->timer) == 0)
248
				continue;
Z
Zhe Wang 已提交
249

250
			intel_uncore_fw_release_timer(&domain->timer);
251
		}
252

253
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
254

C
Chris Wilson 已提交
255
		for_each_fw_domain(domain, dev_priv, tmp) {
256
			if (hrtimer_active(&domain->timer))
257
				active_domains |= domain->mask;
258
		}
259

260 261
		if (active_domains == 0)
			break;
262

263 264 265 266
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
267

268 269 270
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
271

272 273
	WARN_ON(active_domains);

274
	fw = dev_priv->uncore.fw_domains_active;
275 276
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
277

278
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
279

280 281 282 283
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

284
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
285
			dev_priv->uncore.fifo_count =
286
				fifo_free_entries(dev_priv);
287 288
	}

289
	if (!restore)
290
		assert_forcewakes_inactive(dev_priv);
291

292
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
293 294
}

M
Mika Kuoppala 已提交
295 296 297 298 299 300 301 302 303 304 305 306
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

307
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
308
{
309 310 311
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
312 313
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
314
	 */
M
Mika Kuoppala 已提交
315 316
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
317

M
Mika Kuoppala 已提交
318
	return gen9_edram_size(dev_priv);
319
}
320

321 322 323 324 325 326 327 328 329
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
330
		 * set up */
331 332
	} else {
		dev_priv->edram_cap = 0;
333
	}
334 335 336 337

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
338 339
}

340
static bool
341
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
342 343 344 345 346 347 348 349 350 351 352 353
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

383 384 385
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
386 387
	bool ret = false;

388
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
389
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
390 391

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
392 393 394 395
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
		ret |= gen6_check_for_fifo_debug(dev_priv);
396

397
	return ret;
398 399
}

400
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
401 402
					  bool restore_forcewake)
{
403 404
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

405 406 407
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
408

409
	/* WaDisableShadowRegForCpd:chv */
410
	if (IS_CHERRYVIEW(dev_priv)) {
411 412 413 414 415 416
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

417
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
418 419
		info->has_decoupled_mmio = false;

420
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
421 422
}

423
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
424
{
425 426
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
427 428 429 430 431 432
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
433 434
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
435
	i915_check_and_clear_faults(dev_priv);
436 437
}

438
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
439
{
440
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
441

442
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
443
	intel_sanitize_gt_powersave(dev_priv);
444 445
}

446 447 448 449
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
450
	unsigned int tmp;
451 452 453

	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
454
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
455
		if (domain->wake_count++)
456
			fw_domains &= ~domain->mask;
457

458
	if (fw_domains)
459 460 461
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

462 463 464 465 466 467 468 469 470 471 472 473
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
474
 */
475
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
476
				enum forcewake_domains fw_domains)
477 478 479
{
	unsigned long irqflags;

480 481 482
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

483
	assert_rpm_wakelock_held(dev_priv);
484

485
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
486
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
487 488 489
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

490
/**
491
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
492
 * @dev_priv: i915 device instance
493
 * @fw_domains: forcewake domains to get reference on
494
 *
495 496
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
497
 */
498 499 500
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
501
	lockdep_assert_held(&dev_priv->uncore.lock);
502 503 504 505 506 507 508 509 510

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
511
{
512
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
513
	unsigned int tmp;
514

515 516
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
517
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
518 519 520 521 522 523
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

524
		fw_domain_arm_timer(domain);
525
	}
526
}
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
546 547 548
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

549 550 551 552 553 554 555 556 557 558 559
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
560
	lockdep_assert_held(&dev_priv->uncore.lock);
561 562 563 564 565 566 567

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

568
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
569 570 571 572
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

573
	WARN_ON(dev_priv->uncore.fw_domains_active);
574 575
}

576
/* We give fast paths for the really cool registers */
577
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
578

579 580 581 582 583 584 585 586 587 588
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
589
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
590 591 592 593 594 595 596 597 598
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

618
static enum forcewake_domains
619
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
620
{
T
Tvrtko Ursulin 已提交
621
	const struct intel_forcewake_range *entry;
622

T
Tvrtko Ursulin 已提交
623 624 625
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
626
			fw_range_cmp);
627

628 629 630 631 632 633 634 635
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
636 637 638 639
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
640

T
Tvrtko Ursulin 已提交
641 642 643 644 645
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

646
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
647 648 649 650 651 652
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
653
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
654 655
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
656

T
Tvrtko Ursulin 已提交
657
#define __fwtable_reg_read_fw_domains(offset) \
658 659
({ \
	enum forcewake_domains __fwd = 0; \
660
	if (NEEDS_FORCE_WAKE((offset))) \
661
		__fwd = find_fw_domain(dev_priv, offset); \
662 663 664
	__fwd; \
})

665
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
666
static const i915_reg_t gen8_shadowed_regs[] = {
667 668 669 670 671 672
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
673 674 675
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
676
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
677
{
T
Tvrtko Ursulin 已提交
678
	u32 offset = i915_mmio_reg_offset(*reg);
679

T
Tvrtko Ursulin 已提交
680
	if (key < offset)
681
		return -1;
T
Tvrtko Ursulin 已提交
682
	else if (key > offset)
683 684 685 686 687
		return 1;
	else
		return 0;
}

688 689
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
690
	const i915_reg_t *regs = gen8_shadowed_regs;
691

T
Tvrtko Ursulin 已提交
692 693
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
694 695 696 697 698 699 700 701 702 703 704 705
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

706
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
707 708
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
709
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
710
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
711
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
712
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
713
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
714
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
715 716
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
717
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
718 719
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
720 721 722 723 724
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
725

726
#define __fwtable_reg_write_fw_domains(offset) \
727 728
({ \
	enum forcewake_domains __fwd = 0; \
729
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
730
		__fwd = find_fw_domain(dev_priv, offset); \
731 732 733
	__fwd; \
})

734
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
735
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
736
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
737 738
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
739
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
740
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
741
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
742
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
743
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
744
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
745
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
746
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
747
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
748
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
749
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
750
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
751
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
752
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
753
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
754
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
758
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
762
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
764
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
766
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
767 768
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
769

770 771 772 773 774 775
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
776
	__raw_i915_write32(dev_priv, MI_MODE, 0);
777 778 779
}

static void
780 781 782 783
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
784
{
785 786 787
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
788
		 i915_mmio_reg_offset(reg)))
789
		i915.mmio_debug--; /* Only report the first N failures */
790 791
}

792 793 794 795 796 797 798 799 800 801 802 803
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


864
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
865
	u##x val = 0; \
866
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
867

868
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
869 870 871
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

872
#define __gen2_read(x) \
873
static u##x \
874
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
875
	GEN2_READ_HEADER(x); \
876
	val = __raw_i915_read##x(dev_priv, reg); \
877
	GEN2_READ_FOOTER; \
878 879 880 881
}

#define __gen5_read(x) \
static u##x \
882
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
883
	GEN2_READ_HEADER(x); \
884 885
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
886
	GEN2_READ_FOOTER; \
887 888
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
905
	u32 offset = i915_mmio_reg_offset(reg); \
906 907
	unsigned long irqflags; \
	u##x val = 0; \
908
	assert_rpm_wakelock_held(dev_priv); \
909 910
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
911 912

#define GEN6_READ_FOOTER \
913
	unclaimed_reg_debug(dev_priv, reg, true, false); \
914 915 916 917
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

918 919
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
920 921
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
922 923 924
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
925

C
Chris Wilson 已提交
926
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
927 928 929 930 931 932 933 934
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
935 936 937
	if (WARN_ON(!fw_domains))
		return;

938 939 940
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
941

942 943
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
944 945
}

946
#define __gen_read(func, x) \
947
static u##x \
948
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
949
	enum forcewake_domains fw_engine; \
950
	GEN6_READ_HEADER(x); \
951
	fw_engine = __##func##_reg_read_fw_domains(offset); \
952
	if (fw_engine) \
953
		__force_wake_auto(dev_priv, fw_engine); \
954
	val = __raw_i915_read##x(dev_priv, reg); \
955
	GEN6_READ_FOOTER; \
956
}
957 958
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
959

960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
982 983 984 985
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
986 987 988 989 990
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

991
#undef __fwtable_read
992
#undef __gen6_read
993 994
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
995

996
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
997
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
998
	assert_rpm_wakelock_held(dev_priv); \
999

1000
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1001

1002
#define __gen2_write(x) \
1003
static void \
1004
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1005
	GEN2_WRITE_HEADER; \
1006
	__raw_i915_write##x(dev_priv, reg, val); \
1007
	GEN2_WRITE_FOOTER; \
1008 1009 1010 1011
}

#define __gen5_write(x) \
static void \
1012
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1013
	GEN2_WRITE_HEADER; \
1014 1015
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1016
	GEN2_WRITE_FOOTER; \
1017 1018
}

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1033
	u32 offset = i915_mmio_reg_offset(reg); \
1034 1035
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1036
	assert_rpm_wakelock_held(dev_priv); \
1037 1038
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1039 1040

#define GEN6_WRITE_FOOTER \
1041
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1042 1043
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1044 1045
#define __gen6_write(x) \
static void \
1046
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1047
	GEN6_WRITE_HEADER; \
1048 1049
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
1050
	__raw_i915_write##x(dev_priv, reg, val); \
1051
	GEN6_WRITE_FOOTER; \
1052 1053
}

1054
#define __gen_write(func, x) \
1055
static void \
1056
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1057
	enum forcewake_domains fw_engine; \
1058
	GEN6_WRITE_HEADER; \
1059
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1060
	if (fw_engine) \
1061
		__force_wake_auto(dev_priv, fw_engine); \
1062
	__raw_i915_write##x(dev_priv, reg, val); \
1063
	GEN6_WRITE_FOOTER; \
1064
}
1065 1066
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1087 1088 1089
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1090 1091 1092
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1093 1094 1095 1096
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1097
#undef __fwtable_write
1098
#undef __gen8_write
1099
#undef __gen6_write
1100 1101
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1102

1103
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1104
do { \
1105 1106 1107
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1108 1109
} while (0)

1110
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1111
do { \
1112 1113 1114 1115
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1116 1117
} while (0)

1118 1119

static void fw_domain_init(struct drm_i915_private *dev_priv,
1120
			   enum forcewake_domain_id domain_id,
1121 1122
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1133 1134 1135
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1136 1137 1138 1139 1140 1141
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1142 1143 1144 1145
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1146
	d->mask = BIT(domain_id);
1147

1148 1149
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1150

1151
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1152

1153
	fw_domain_reset(dev_priv, d);
1154 1155
}

1156
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1157
{
1158
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1159 1160
		return;

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1172
	if (IS_GEN9(dev_priv)) {
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1183
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1184
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1185
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1186 1187 1188 1189
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1190
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1191 1192
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1193
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1194 1195
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1196
	} else if (IS_IVYBRIDGE(dev_priv)) {
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1208 1209
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1210
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1211

1212 1213
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1214 1215 1216
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1217
		 */
1218 1219 1220 1221

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1222 1223
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1224

1225
		spin_lock_irq(&dev_priv->uncore.lock);
1226
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1227
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1228
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1229
		spin_unlock_irq(&dev_priv->uncore.lock);
1230

1231
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1232 1233
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1234 1235
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1236
		}
1237
	} else if (IS_GEN6(dev_priv)) {
1238
		dev_priv->uncore.funcs.force_wake_get =
1239
			fw_domains_get_with_thread_status;
1240
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1241 1242
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1243
	}
1244 1245 1246

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1247 1248
}

1249 1250 1251 1252 1253 1254 1255
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1282
void intel_uncore_init(struct drm_i915_private *dev_priv)
1283
{
1284
	i915_check_vgpu(dev_priv);
1285

1286
	intel_uncore_edram_detect(dev_priv);
1287 1288
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1289

1290
	dev_priv->uncore.unclaimed_mmio_check = 1;
1291 1292
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1293

1294
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1295 1296
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1297
	} else if (IS_GEN5(dev_priv)) {
1298 1299
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1300
	} else if (IS_GEN(dev_priv, 6, 7)) {
1301
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1302 1303 1304

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1305
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1306
		} else {
1307
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1308
		}
1309
	} else if (IS_GEN8(dev_priv)) {
1310
		if (IS_CHERRYVIEW(dev_priv)) {
1311
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1312 1313
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1314 1315

		} else {
1316 1317
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1318
		}
1319 1320
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1321 1322
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1323 1324 1325 1326 1327 1328 1329
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1330
		}
1331
	}
1332

1333 1334 1335
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1336
	i915_check_and_clear_faults(dev_priv);
1337 1338
}

1339
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1340
{
1341 1342 1343
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1344
	/* Paranoia: make sure we have disabled everything before we exit. */
1345 1346
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1347 1348
}

1349
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1350

1351
static const struct register_whitelist {
1352
	i915_reg_t offset_ldw, offset_udw;
1353
	uint32_t size;
1354 1355
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1356
} whitelist[] = {
1357 1358 1359
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1360 1361 1362 1363 1364
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1365
	struct drm_i915_private *dev_priv = to_i915(dev);
1366 1367
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1368
	unsigned size;
1369
	i915_reg_t offset_ldw, offset_udw;
1370
	int i, ret = 0;
1371 1372

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1373
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1374
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1375 1376 1377 1378 1379 1380
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1381 1382 1383 1384
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1385 1386
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1387
	size = entry->size;
1388
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1389

1390 1391
	intel_runtime_pm_get(dev_priv);

1392 1393
	switch (size) {
	case 8 | 1:
1394
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1395
		break;
1396
	case 8:
1397
		reg->val = I915_READ64(offset_ldw);
1398 1399
		break;
	case 4:
1400
		reg->val = I915_READ(offset_ldw);
1401 1402
		break;
	case 2:
1403
		reg->val = I915_READ16(offset_ldw);
1404 1405
		break;
	case 1:
1406
		reg->val = I915_READ8(offset_ldw);
1407 1408
		break;
	default:
1409 1410
		ret = -EINVAL;
		goto out;
1411 1412
	}

1413 1414 1415
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1416 1417
}

1418
static int i915_reset_complete(struct pci_dev *pdev)
1419 1420
{
	u8 gdrst;
1421
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1422
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1423 1424
}

1425
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1426
{
1427
	struct pci_dev *pdev = dev_priv->drm.pdev;
1428

V
Ville Syrjälä 已提交
1429
	/* assert reset for at least 20 usec */
1430
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1431
	udelay(20);
1432
	pci_write_config_byte(pdev, I915_GDRST, 0);
1433

1434
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1435 1436
}

1437
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1438 1439
{
	u8 gdrst;
1440
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1441
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1442 1443
}

1444
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1445
{
1446
	struct pci_dev *pdev = dev_priv->drm.pdev;
1447 1448
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1449 1450
}

1451
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1452
{
1453
	struct pci_dev *pdev = dev_priv->drm.pdev;
1454 1455
	int ret;

1456
	pci_write_config_byte(pdev, I915_GDRST,
1457
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1458
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1459 1460 1461 1462 1463 1464 1465
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1466
	pci_write_config_byte(pdev, I915_GDRST,
1467
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1468
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1469 1470 1471 1472 1473 1474 1475
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1476
	pci_write_config_byte(pdev, I915_GDRST, 0);
1477 1478 1479 1480

	return 0;
}

1481 1482
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1483 1484 1485
{
	int ret;

1486
	I915_WRITE(ILK_GDSR,
1487
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1488 1489 1490
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1491 1492 1493
	if (ret)
		return ret;

1494
	I915_WRITE(ILK_GDSR,
1495
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1496 1497 1498
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1499 1500 1501
	if (ret)
		return ret;

1502
	I915_WRITE(ILK_GDSR, 0);
1503 1504

	return 0;
1505 1506
}

1507 1508 1509
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1510 1511 1512 1513 1514
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1515
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1516

1517
	/* Wait for the device to ack the reset requests */
1518 1519 1520
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1521 1522 1523 1524
}

/**
 * gen6_reset_engines - reset individual engines
1525
 * @dev_priv: i915 device
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1536 1537
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1553 1554
		unsigned int tmp;

1555
		hw_mask = 0;
1556
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1557 1558 1559 1560
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1561

1562
	intel_uncore_forcewake_reset(dev_priv, true);
1563

1564 1565 1566
	return ret;
}

1567
/**
1568
 * __intel_wait_for_register_fw - wait until register matches expected state
1569 1570 1571 1572
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1573 1574 1575
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1576 1577
 *
 * This routine waits until the target register @reg contains the expected
1578 1579 1580 1581
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1582
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1583
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1584
 * must be not larger than 20,0000 microseconds.
1585 1586 1587 1588 1589 1590 1591 1592
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1593 1594
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1595 1596 1597 1598
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1599
				 u32 *out_value)
1600
{
1601 1602 1603 1604
	u32 reg_value;
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1605
	/* Catch any overuse of this function */
1606 1607
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1608

1609 1610
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1611
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1612
	if (ret)
1613
		ret = wait_for(done, slow_timeout_ms);
1614

1615 1616
	if (out_value)
		*out_value = reg_value;
1617

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1631 1632 1633 1634
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1635 1636 1637 1638 1639 1640
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1641 1642 1643
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1644
{
1645 1646 1647 1648
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	might_sleep();

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
					   2, 0, NULL);

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1661 1662 1663 1664 1665
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1666 1667
}

1668
static int gen8_reset_engine_start(struct intel_engine_cs *engine)
1669
{
1670
	struct drm_i915_private *dev_priv = engine->i915;
1671 1672 1673 1674 1675
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1676 1677 1678 1679 1680
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1681 1682 1683 1684 1685 1686
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

1687
static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
1688
{
1689
	struct drm_i915_private *dev_priv = engine->i915;
1690 1691 1692

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1693 1694
}

1695 1696
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1697 1698
{
	struct intel_engine_cs *engine;
1699
	unsigned int tmp;
1700

1701
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1702
		if (gen8_reset_engine_start(engine))
1703 1704
			goto not_ready;

1705
	return gen6_reset_engines(dev_priv, engine_mask);
1706 1707

not_ready:
1708
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1709
		gen8_reset_engine_cancel(engine);
1710 1711 1712 1713

	return -EIO;
}

1714 1715 1716
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1717
{
1718 1719 1720
	if (!i915.reset)
		return NULL;

1721
	if (INTEL_INFO(dev_priv)->gen >= 8)
1722
		return gen8_reset_engines;
1723
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1724
		return gen6_reset_engines;
1725
	else if (IS_GEN5(dev_priv))
1726
		return ironlake_do_reset;
1727
	else if (IS_G4X(dev_priv))
1728
		return g4x_do_reset;
1729
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1730
		return g33_do_reset;
1731
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1732
		return i915_do_reset;
1733
	else
1734 1735 1736
		return NULL;
}

1737
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1738
{
1739
	reset_func reset;
1740
	int ret;
1741

1742
	reset = intel_get_gpu_reset(dev_priv);
1743
	if (reset == NULL)
1744
		return -ENODEV;
1745

1746 1747 1748 1749
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1750
	ret = reset(dev_priv, engine_mask);
1751 1752 1753
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1754 1755
}

1756
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1757
{
1758
	return intel_get_gpu_reset(dev_priv) != NULL;
1759 1760
}

1761 1762 1763 1764
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;

1765
	if (!HAS_GUC(dev_priv))
1766 1767 1768 1769 1770 1771 1772 1773 1774
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1775
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1776
{
1777
	return check_for_unclaimed_mmio(dev_priv);
1778
}
1779

1780
bool
1781 1782 1783 1784
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1785
		return false;
1786 1787 1788 1789 1790 1791 1792

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1793
		return true;
1794
	}
1795 1796

	return false;
1797
}
1798 1799 1800 1801 1802

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1803
	u32 offset = i915_mmio_reg_offset(reg);
1804 1805
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1806 1807 1808 1809 1810 1811 1812
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1824
	u32 offset = i915_mmio_reg_offset(reg);
1825 1826
	enum forcewake_domains fw_domains;

1827 1828 1829 1830 1831
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1832
		fw_domains = FORCEWAKE_RENDER;
1833 1834 1835
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1865 1866 1867
	if (intel_vgpu_active(dev_priv))
		return 0;

1868 1869 1870 1871 1872 1873 1874 1875
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1876 1877

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1878
#include "selftests/mock_uncore.c"
1879 1880
#include "selftests/intel_uncore.c"
#endif