hw.c 65.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94

95
	if (!ah->curchan) /* should really check for CCK instead */
96 97 98
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
99 100 101 102 103

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
104 105
}

106
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
107
{
108
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
109

110
	if (conf_is_ht40(conf))
S
Sujith 已提交
111 112 113 114
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
115

S
Sujith 已提交
116
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
117 118 119
{
	int i;

S
Sujith 已提交
120 121 122
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
123 124 125 126 127
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
128

129 130 131
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
132

S
Sujith 已提交
133
	return false;
134
}
135
EXPORT_SYMBOL(ath9k_hw_wait);
136 137 138 139 140 141 142 143 144 145 146 147 148

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

149
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
150 151
			     u16 flags, u16 *low,
			     u16 *high)
152
{
153
	struct ath9k_hw_capabilities *pCap = &ah->caps;
154

S
Sujith 已提交
155 156 157 158
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
159
	}
S
Sujith 已提交
160 161 162 163 164 165
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
166 167
}

168
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
169
			   u8 phy, int kbps,
S
Sujith 已提交
170 171
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
172
{
S
Sujith 已提交
173
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
174

S
Sujith 已提交
175 176
	if (kbps == 0)
		return 0;
177

178
	switch (phy) {
S
Sujith 已提交
179
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
180
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
181
		if (shortPreamble)
S
Sujith 已提交
182 183 184 185
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
186
	case WLAN_RC_PHY_OFDM:
187
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
188 189 190 191 192 193
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
194 195
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
211
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
212
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
213 214 215
		txTime = 0;
		break;
	}
216

S
Sujith 已提交
217 218
	return txTime;
}
219
EXPORT_SYMBOL(ath9k_hw_computetxtime);
220

221
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
222 223
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
224
{
S
Sujith 已提交
225
	int8_t extoff;
226

S
Sujith 已提交
227 228 229 230
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
231 232
	}

S
Sujith 已提交
233 234 235 236 237 238 239 240 241 242
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
243

S
Sujith 已提交
244 245
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
246
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
247
	centers->ext_center =
248
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
249 250
}

S
Sujith 已提交
251 252 253 254
/******************/
/* Chip Revisions */
/******************/

255
static void ath9k_hw_read_revisions(struct ath_hw *ah)
256
{
S
Sujith 已提交
257
	u32 val;
258

S
Sujith 已提交
259
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
260

S
Sujith 已提交
261 262
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
263 264 265
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
266
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
267 268
	} else {
		if (!AR_SREV_9100(ah))
269
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
270

271
		ah->hw_version.macRev = val & AR_SREV_REVISION;
272

273
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
274
			ah->is_pciexpress = true;
S
Sujith 已提交
275
	}
276 277
}

S
Sujith 已提交
278 279 280 281
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

282
static void ath9k_hw_disablepcie(struct ath_hw *ah)
283
{
284
	if (AR_SREV_9100(ah))
S
Sujith 已提交
285
		return;
286

S
Sujith 已提交
287 288
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
289 290 291 292 293 294 295 296 297
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298

S
Sujith 已提交
299
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
300 301

	REGWRITE_BUFFER_FLUSH(ah);
302 303
}

304
/* This should work for all families including legacy */
305
static bool ath9k_hw_chip_test(struct ath_hw *ah)
306
{
307
	struct ath_common *common = ath9k_hw_common(ah);
308
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
309 310 311 312 313
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
314
	int i, j, loop_max;
315

316 317 318 319 320 321 322
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
323 324
		u32 addr = regAddr[i];
		u32 wrData, rdData;
325

S
Sujith 已提交
326 327 328 329 330 331
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
332 333 334 335 336
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
337 338 339 340 341 342 343 344
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
345 346 347 348 349
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
350 351
				return false;
			}
352
		}
S
Sujith 已提交
353
		REG_WRITE(ah, regAddr[i], regHold[i]);
354
	}
S
Sujith 已提交
355
	udelay(100);
356

357 358 359
	return true;
}

360
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
361 362
{
	int i;
363

364 365 366 367 368 369 370 371 372
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
373
	ah->config.enable_ani = true;
374

S
Sujith 已提交
375
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
376 377
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
378 379
	}

380 381 382 383 384
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
385
	ah->config.rx_intr_mitigation = true;
386
	ah->config.pcieSerDesWrite = true;
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
405
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
406 407
}

408
static void ath9k_hw_init_defaults(struct ath_hw *ah)
409
{
410 411 412 413 414 415
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

416 417
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
418 419 420 421 422

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

423
	ah->atim_window = 0;
424 425 426
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
427 428 429 430
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
431
	ah->power_mode = ATH9K_PM_UNDEFINED;
432 433
}

434
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
435
{
436
	struct ath_common *common = ath9k_hw_common(ah);
437 438 439
	u32 sum;
	int i;
	u16 eeval;
440
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
441 442 443

	sum = 0;
	for (i = 0; i < 3; i++) {
444
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
445
		sum += eeval;
446 447
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
448
	}
S
Sujith 已提交
449
	if (sum == 0 || sum == 0xffff * 3)
450 451 452 453 454
		return -EADDRNOTAVAIL;

	return 0;
}

455
static int ath9k_hw_post_init(struct ath_hw *ah)
456
{
S
Sujith 已提交
457
	int ecode;
458

S
Sujith 已提交
459 460 461 462
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
463

464 465 466 467 468
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
469

470
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
471 472
	if (ecode != 0)
		return ecode;
473

474 475 476 477
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
478

479 480 481 482 483 484
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
485
	}
486

S
Sujith 已提交
487 488
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
489
		ath9k_hw_ani_init(ah);
490 491 492 493 494
	}

	return 0;
}

495
static void ath9k_hw_attach_ops(struct ath_hw *ah)
496
{
497 498 499 500
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
501 502
}

503 504
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
505
{
506
	struct ath_common *common = ath9k_hw_common(ah);
507
	int r = 0;
508

509 510
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
511 512

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
513 514
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
515
		return -EIO;
516 517
	}

518 519 520
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

521
	ath9k_hw_attach_ops(ah);
522

523
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
524
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
525
		return -EIO;
526 527 528 529
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
530 531
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
532 533 534 535 536 537 538 539
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

540
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
541 542
		ah->config.serialize_regmode);

543 544 545 546 547
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

548
	if (!ath9k_hw_macversion_supported(ah)) {
549 550 551 552
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
553
		return -EOPNOTSUPP;
554 555
	}

556
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
557 558
		ah->is_pciexpress = false;

559 560 561 562
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
563
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
564
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
565 566
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
567 568 569

	ath9k_hw_init_mode_regs(ah);

570 571 572 573 574 575 576 577 578
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

579
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
580
		ath9k_hw_configpcipowersave(ah, 0, 0);
581 582 583
	else
		ath9k_hw_disablepcie(ah);

584 585
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
586

587
	r = ath9k_hw_post_init(ah);
588
	if (r)
589
		return r;
590 591

	ath9k_hw_init_mode_gain_regs(ah);
592 593 594 595
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

596 597
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
598 599
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
600
		return r;
601 602
	}

603
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
604
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
605
	else
606
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
607

608
	ah->bb_watchdog_timeout_ms = 25;
609

610 611
	common->state = ATH_HW_INITIALIZED;

612
	return 0;
613 614
}

615
int ath9k_hw_init(struct ath_hw *ah)
616
{
617 618
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
619

620 621 622 623 624 625 626 627 628
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
629 630
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
631
	case AR2427_DEVID_PCIE:
632
	case AR9300_DEVID_PCIE:
633 634 635 636 637 638 639 640 641
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
642

643 644 645 646 647 648 649
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
650

651
	return 0;
652
}
653
EXPORT_SYMBOL(ath9k_hw_init);
654

655
static void ath9k_hw_init_qos(struct ath_hw *ah)
656
{
S
Sujith 已提交
657 658
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
659 660
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
661

S
Sujith 已提交
662 663 664 665 666 667 668 669 670 671
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
672 673

	REGWRITE_BUFFER_FLUSH(ah);
674 675
}

676
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
677
			      struct ath9k_channel *chan)
678
{
679
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
680

681
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
682

683 684
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
685 686
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
687 688
	}

S
Sujith 已提交
689 690 691
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
692 693
}

694
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
695
					  enum nl80211_iftype opmode)
696
{
697
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
698 699 700 701
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
702

703 704 705 706 707 708
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
709

710 711 712 713 714 715
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
716

717 718 719 720
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
721

722
	if (opmode == NL80211_IFTYPE_AP)
723
		imr_reg |= AR_IMR_MIB;
724

S
Sujith 已提交
725 726
	ENABLE_REGWRITE_BUFFER(ah);

727
	REG_WRITE(ah, AR_IMR, imr_reg);
728 729
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
730

S
Sujith 已提交
731 732 733 734 735
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
736

S
Sujith 已提交
737 738
	REGWRITE_BUFFER_FLUSH(ah);

739 740 741 742 743 744
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
745 746
}

747
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
748
{
749 750 751
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
752 753
}

754
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
755
{
756 757 758 759 760 761 762 763 764 765
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
766
}
S
Sujith 已提交
767

768
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
769 770
{
	if (tu > 0xFFFF) {
771 772
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
773
		ah->globaltxtimeout = (u32) -1;
774 775 776
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
777
		ah->globaltxtimeout = tu;
778 779 780 781
		return true;
	}
}

782
void ath9k_hw_init_global_settings(struct ath_hw *ah)
783
{
784 785
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
786
	int slottime;
787 788
	int sifstime;

789 790
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
791

792
	if (ah->misc_mode != 0)
S
Sujith 已提交
793
		REG_WRITE(ah, AR_PCU_MISC,
794
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
795 796 797 798 799 800

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

801 802 803
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
804 805 806 807 808 809 810 811 812 813 814

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

815
	ath9k_hw_setslottime(ah, slottime);
816 817
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
818 819
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
820
}
821
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
822

S
Sujith 已提交
823
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
824
{
825 826
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
827
	if (common->state < ATH_HW_INITIALIZED)
828 829
		goto free_hw;

830
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
831 832

free_hw:
833
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
834
}
S
Sujith 已提交
835
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
836 837 838 839 840

/*******/
/* INI */
/*******/

841
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
842 843 844 845 846 847 848 849 850 851 852 853 854
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
855 856 857 858
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

859
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
860
{
861
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
862 863
	u32 regval;

S
Sujith 已提交
864 865
	ENABLE_REGWRITE_BUFFER(ah);

866 867 868
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
869 870 871 872
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
873

874 875 876
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
877 878 879
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
880 881
	REGWRITE_BUFFER_FLUSH(ah);

882 883 884 885 886
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
887 888
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
889

S
Sujith 已提交
890
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
891

892 893 894
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
895 896 897
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

898 899 900
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
901 902
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

903 904 905 906 907 908 909 910
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

911 912 913 914
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
915
	if (AR_SREV_9285(ah)) {
916 917 918 919
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
920 921
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
922
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
923 924 925
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
926

S
Sujith 已提交
927 928
	REGWRITE_BUFFER_FLUSH(ah);

929 930
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
931 932
}

933
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
934 935 936 937 938 939
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
940
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
941 942 943
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
944
		break;
945
	case NL80211_IFTYPE_ADHOC:
946
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
947 948 949
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
950
		break;
951 952
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
953
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
954
		break;
S
Sujith 已提交
955 956 957
	}
}

958 959
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

975
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
976 977 978 979
{
	u32 rst_flags;
	u32 tmpReg;

980 981 982 983 984 985 986 987
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
988 989
	ENABLE_REGWRITE_BUFFER(ah);

990 991 992 993 994
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
995 996 997 998 999 1000 1001 1002 1003 1004 1005
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1006
			u32 val;
S
Sujith 已提交
1007
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1008 1009 1010 1011 1012 1013 1014

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1015 1016 1017 1018 1019 1020 1021
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1022
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1023 1024 1025

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1026 1027
	udelay(50);

1028
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1029
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1030 1031
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1044
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1045
{
S
Sujith 已提交
1046 1047
	ENABLE_REGWRITE_BUFFER(ah);

1048 1049 1050 1051 1052
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1053 1054 1055
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1056
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1057 1058
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1059
	REG_WRITE(ah, AR_RTC_RESET, 0);
1060
	udelay(2);
1061

S
Sujith 已提交
1062 1063
	REGWRITE_BUFFER_FLUSH(ah);

1064 1065 1066 1067
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1068 1069
		REG_WRITE(ah, AR_RC, 0);

1070
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1071 1072 1073 1074

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1075 1076
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1077 1078
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1079
		return false;
1080 1081
	}

S
Sujith 已提交
1082 1083 1084 1085 1086
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1087
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1088
{
1089 1090 1091 1092 1093
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1106 1107
}

1108
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1109
				struct ath9k_channel *chan)
1110
{
1111
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1112 1113 1114
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1115
		return false;
1116

1117
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1118
		return false;
1119

1120
	ah->chip_fullsleep = false;
S
Sujith 已提交
1121 1122
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1123

S
Sujith 已提交
1124
	return true;
1125 1126
}

1127
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1128
				    struct ath9k_channel *chan)
1129
{
1130
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1131
	struct ath_common *common = ath9k_hw_common(ah);
1132
	struct ieee80211_channel *channel = chan->chan;
1133
	u32 qnum;
1134
	int r;
1135 1136 1137

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1138 1139 1140
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1141 1142 1143 1144
			return false;
		}
	}

1145
	if (!ath9k_hw_rfbus_req(ah)) {
1146 1147
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1148 1149 1150
		return false;
	}

1151
	ath9k_hw_set_channel_regs(ah, chan);
1152

1153
	r = ath9k_hw_rf_set_freq(ah, chan);
1154 1155 1156 1157
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1158 1159
	}

1160
	ah->eep_ops->set_txpower(ah, chan,
1161
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1162 1163 1164
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1165
			     (u32) regulatory->power_limit));
1166

1167
	ath9k_hw_rfbus_done(ah);
1168

S
Sujith 已提交
1169 1170 1171
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1172
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1173 1174 1175 1176

	return true;
}

1177
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1178
{
1179 1180 1181
	int count = 50;
	u32 reg;

1182
	if (AR_SREV_9285_12_OR_LATER(ah))
1183 1184 1185 1186
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1200

1201
	return false;
J
Johannes Berg 已提交
1202
}
1203
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1204

1205
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1206
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1207
{
1208
	struct ath_common *common = ath9k_hw_common(ah);
1209
	u32 saveLedState;
1210
	struct ath9k_channel *curchan = ah->curchan;
1211 1212
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1213
	u64 tsf = 0;
1214
	int i, r;
1215

1216 1217
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1218

1219 1220
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
1221
		if (!ath9k_hw_stopdmarecv(ah)) {
1222 1223
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
1224 1225
			bChannelChange = false;
		}
1226 1227
	}

1228
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1229
		return -EIO;
1230

1231
	if (curchan && !ah->chip_fullsleep)
1232 1233
		ath9k_hw_getnf(ah, curchan);

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1244
	if (bChannelChange &&
1245 1246 1247
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1248
	    ((chan->channelFlags & CHANNEL_ALL) ==
1249
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1250
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1251

L
Luis R. Rodriguez 已提交
1252
		if (ath9k_hw_channel_change(ah, chan)) {
1253
			ath9k_hw_loadnf(ah, ah->curchan);
1254
			ath9k_hw_start_nfcal(ah, true);
1255 1256
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1257
			return 0;
1258 1259 1260 1261 1262 1263 1264 1265 1266
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1267
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1268 1269
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1270 1271
		tsf = ath9k_hw_gettsf64(ah);

1272 1273 1274 1275 1276 1277
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1278
	/* Only required on the first reset */
1279 1280 1281 1282 1283 1284 1285
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1286
	if (!ath9k_hw_chip_reset(ah, chan)) {
1287
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1288
		return -EINVAL;
1289 1290
	}

1291
	/* Only required on the first reset */
1292 1293 1294 1295 1296 1297 1298 1299
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1300
	/* Restore TSF */
1301
	if (tsf)
S
Sujith 已提交
1302 1303
		ath9k_hw_settsf64(ah, tsf);

1304
	if (AR_SREV_9280_20_OR_LATER(ah))
1305
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1306

S
Sujith 已提交
1307 1308 1309
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1310
	r = ath9k_hw_process_ini(ah, chan);
1311 1312
	if (r)
		return r;
1313

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1342 1343 1344
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1345
	ath9k_hw_spur_mitigate_freq(ah, chan);
1346
	ah->eep_ops->set_board_values(ah, chan);
1347

1348 1349
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1350 1351
	ENABLE_REGWRITE_BUFFER(ah);

1352 1353
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1354 1355
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1356
		  | (ah->config.
1357
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1358
		  | ah->sta_id1_defaults);
1359
	ath_hw_setbssidmask(common);
1360
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1361
	ath9k_hw_write_associd(ah);
1362 1363 1364
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1365 1366
	REGWRITE_BUFFER_FLUSH(ah);

1367
	r = ath9k_hw_rf_set_freq(ah, chan);
1368 1369
	if (r)
		return r;
1370

S
Sujith 已提交
1371 1372
	ENABLE_REGWRITE_BUFFER(ah);

1373 1374 1375
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1376 1377
	REGWRITE_BUFFER_FLUSH(ah);

1378 1379
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1380 1381
		ath9k_hw_resettxqueue(ah, i);

1382
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1383
	ath9k_hw_ani_cache_ini_regs(ah);
1384 1385
	ath9k_hw_init_qos(ah);

1386
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1387
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1388

1389
	ath9k_hw_init_global_settings(ah);
1390

1391
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1392
		ar9002_hw_update_async_fifo(ah);
1393
		ar9002_hw_enable_wep_aggregation(ah);
1394 1395
	}

1396 1397 1398 1399 1400 1401 1402
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1403
	if (ah->config.rx_intr_mitigation) {
1404 1405 1406 1407
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1408 1409 1410 1411 1412
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1413 1414
	ath9k_hw_init_bb(ah, chan);

1415
	if (!ath9k_hw_init_cal(ah, chan))
1416
		return -EIO;
1417

S
Sujith 已提交
1418
	ENABLE_REGWRITE_BUFFER(ah);
1419

1420
	ath9k_hw_restore_chainmask(ah);
1421 1422
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1423 1424
	REGWRITE_BUFFER_FLUSH(ah);

1425 1426 1427
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1428 1429 1430 1431
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1432
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1433
				"CFG Byte Swap Set 0x%x\n", mask);
1434 1435 1436 1437
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1438
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1439
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1440 1441
		}
	} else {
1442 1443 1444 1445 1446 1447 1448
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1449
#ifdef __BIG_ENDIAN
1450 1451
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1452 1453 1454
#endif
	}

1455
	if (ah->btcoex_hw.enabled)
1456 1457
		ath9k_hw_btcoex_enable(ah);

1458
	if (AR_SREV_9300_20_OR_LATER(ah))
1459
		ar9003_hw_bb_watchdog_config(ah);
1460

1461
	return 0;
1462
}
1463
EXPORT_SYMBOL(ath9k_hw_reset);
1464

S
Sujith 已提交
1465 1466 1467 1468
/******************************/
/* Power Management (Chipset) */
/******************************/

1469 1470 1471 1472
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1473
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1474
{
S
Sujith 已提交
1475 1476
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1477 1478 1479 1480
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1481 1482
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1483
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1484
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1485

1486
		/* Shutdown chip. Active low */
1487
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1488 1489
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1490
	}
1491 1492 1493 1494 1495

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1496 1497
}

1498 1499 1500 1501 1502
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1503
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1504
{
S
Sujith 已提交
1505 1506
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1507
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1508

S
Sujith 已提交
1509
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1510
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1511 1512 1513
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1514 1515 1516 1517
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1518 1519
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1520 1521
		}
	}
1522 1523 1524 1525

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1526 1527
}

1528
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1529
{
S
Sujith 已提交
1530 1531
	u32 val;
	int i;
1532

1533 1534 1535 1536 1537 1538
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1539 1540 1541 1542 1543 1544 1545
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1546 1547
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1548 1549 1550 1551
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1552

S
Sujith 已提交
1553 1554 1555
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1556

S
Sujith 已提交
1557 1558 1559 1560 1561 1562 1563
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1564
		}
S
Sujith 已提交
1565
		if (i == 0) {
1566 1567 1568
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1569
			return false;
1570 1571 1572
		}
	}

S
Sujith 已提交
1573
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1574

S
Sujith 已提交
1575
	return true;
1576 1577
}

1578
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1579
{
1580
	struct ath_common *common = ath9k_hw_common(ah);
1581
	int status = true, setChip = true;
S
Sujith 已提交
1582 1583 1584 1585 1586 1587 1588
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1589 1590 1591
	if (ah->power_mode == mode)
		return status;

1592 1593
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1594 1595 1596 1597 1598 1599 1600

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1601
		ah->chip_fullsleep = true;
S
Sujith 已提交
1602 1603 1604 1605
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1606
	default:
1607 1608
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1609 1610
		return false;
	}
1611
	ah->power_mode = mode;
S
Sujith 已提交
1612 1613

	return status;
1614
}
1615
EXPORT_SYMBOL(ath9k_hw_setpower);
1616

S
Sujith 已提交
1617 1618 1619 1620
/*******************/
/* Beacon Handling */
/*******************/

1621
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1622 1623 1624
{
	int flags = 0;

1625
	ah->beacon_interval = beacon_period;
1626

S
Sujith 已提交
1627 1628
	ENABLE_REGWRITE_BUFFER(ah);

1629
	switch (ah->opmode) {
1630 1631
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1632 1633 1634 1635 1636
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1637
	case NL80211_IFTYPE_ADHOC:
1638
	case NL80211_IFTYPE_MESH_POINT:
1639 1640 1641 1642
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1643 1644
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1645
		flags |= AR_NDP_TIMER_EN;
1646
	case NL80211_IFTYPE_AP:
1647 1648 1649
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1650
				     ah->config.
1651
				     dma_beacon_response_time));
1652 1653
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1654
				     ah->config.
1655
				     sw_beacon_response_time));
1656 1657 1658
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1659
	default:
1660 1661 1662
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1663 1664
		return;
		break;
1665 1666 1667 1668 1669 1670 1671
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1672 1673
	REGWRITE_BUFFER_FLUSH(ah);

1674 1675 1676 1677 1678 1679 1680
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1681
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1682

1683
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1684
				    const struct ath9k_beacon_state *bs)
1685 1686
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1687
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1688
	struct ath_common *common = ath9k_hw_common(ah);
1689

S
Sujith 已提交
1690 1691
	ENABLE_REGWRITE_BUFFER(ah);

1692 1693 1694 1695 1696 1697 1698
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1699 1700
	REGWRITE_BUFFER_FLUSH(ah);

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1718 1719 1720 1721
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1722

S
Sujith 已提交
1723 1724
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1725 1726 1727
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1728

S
Sujith 已提交
1729 1730 1731
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1732

S
Sujith 已提交
1733 1734 1735 1736
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1737

S
Sujith 已提交
1738 1739
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1740

S
Sujith 已提交
1741 1742
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1743

S
Sujith 已提交
1744 1745
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1746 1747 1748
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1749

1750 1751
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1752
}
1753
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1754

S
Sujith 已提交
1755 1756 1757 1758
/*******************/
/* HW Capabilities */
/*******************/

1759
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1760
{
1761
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1762
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1763
	struct ath_common *common = ath9k_hw_common(ah);
1764
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1765

S
Sujith 已提交
1766
	u16 capField = 0, eeval;
1767
	u8 ant_div_ctl1;
1768

S
Sujith 已提交
1769
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1770
	regulatory->current_rd = eeval;
1771

S
Sujith 已提交
1772
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1773
	if (AR_SREV_9285_12_OR_LATER(ah))
1774
		eeval |= AR9285_RDEXT_DEFAULT;
1775
	regulatory->current_rd_ext = eeval;
1776

S
Sujith 已提交
1777
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1778

1779
	if (ah->opmode != NL80211_IFTYPE_AP &&
1780
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1781 1782 1783 1784 1785
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1786 1787
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1788
	}
1789

S
Sujith 已提交
1790
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1791 1792 1793 1794 1795 1796
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1797
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1798

S
Sujith 已提交
1799 1800
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1801
		if (ah->config.ht_enable) {
S
Sujith 已提交
1802 1803 1804 1805 1806 1807 1808 1809 1810
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1811 1812 1813
		}
	}

S
Sujith 已提交
1814 1815
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1816
		if (ah->config.ht_enable) {
S
Sujith 已提交
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1827
	}
S
Sujith 已提交
1828

S
Sujith 已提交
1829
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1830 1831 1832 1833
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1834
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1835 1836 1837
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1838 1839
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1840
		/* Use rx_chainmask from EEPROM. */
1841
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1842

1843
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1844

S
Sujith 已提交
1845 1846
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1847

S
Sujith 已提交
1848 1849
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1850

1851 1852
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1853
	if (ah->config.ht_enable)
S
Sujith 已提交
1854 1855 1856
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1857

S
Sujith 已提交
1858 1859 1860 1861 1862
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1863

S
Sujith 已提交
1864 1865 1866 1867 1868
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1869

1870 1871 1872 1873
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1874

1875 1876
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1877 1878
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1879
	else if (AR_SREV_9285_12_OR_LATER(ah))
1880
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1881
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1882 1883 1884
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1885

S
Sujith 已提交
1886 1887 1888 1889 1890
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1891 1892
	}

S
Sujith 已提交
1893 1894
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1895
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1896 1897 1898 1899 1900 1901
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1902 1903

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1904
	}
S
Sujith 已提交
1905
#endif
1906
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1907 1908 1909
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1910

1911
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1912 1913 1914
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1915

1916
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1917 1918 1919 1920 1921
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1922
	} else {
S
Sujith 已提交
1923 1924 1925
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1926 1927
	}

1928 1929 1930 1931
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1932 1933

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
1934
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
1935
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
1936
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
1937

1938
	if (AR_SREV_9280_20_OR_LATER(ah) &&
1939
	    ath9k_hw_btcoex_supported(ah)) {
1940 1941
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1942

1943
		if (AR_SREV_9285(ah)) {
1944 1945
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1946
		} else {
1947
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1948
		}
1949
	} else {
1950
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1951
	}
1952

1953
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1954 1955
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
1956 1957 1958
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1959
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1960
		pCap->txs_len = sizeof(struct ar9003_txs);
1961 1962
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1963 1964
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1965 1966 1967 1968 1969
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1970
	}
1971

1972 1973 1974
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1975
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1976 1977
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1978 1979 1980 1981 1982 1983 1984 1985
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}

1986
	return 0;
1987 1988
}

S
Sujith 已提交
1989 1990 1991
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1992

1993
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1994 1995 1996 1997
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1998

S
Sujith 已提交
1999 2000 2001 2002 2003 2004
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2005

S
Sujith 已提交
2006
	gpio_shift = (gpio % 6) * 5;
2007

S
Sujith 已提交
2008 2009 2010 2011
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2012
	} else {
S
Sujith 已提交
2013 2014 2015 2016 2017
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2018 2019 2020
	}
}

2021
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2022
{
S
Sujith 已提交
2023
	u32 gpio_shift;
2024

2025
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2026

S
Sujith 已提交
2027 2028 2029 2030 2031 2032 2033
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2034

S
Sujith 已提交
2035
	gpio_shift = gpio << 1;
S
Sujith 已提交
2036 2037 2038 2039
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2040
}
2041
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2042

2043
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2044
{
2045 2046 2047
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2048
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2049
		return 0xffffffff;
2050

S
Sujith 已提交
2051 2052 2053 2054 2055
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2056 2057
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2058
		return MS_REG_READ(AR9271, gpio) != 0;
2059
	else if (AR_SREV_9287_11_OR_LATER(ah))
2060
		return MS_REG_READ(AR9287, gpio) != 0;
2061
	else if (AR_SREV_9285_12_OR_LATER(ah))
2062
		return MS_REG_READ(AR9285, gpio) != 0;
2063
	else if (AR_SREV_9280_20_OR_LATER(ah))
2064 2065 2066
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2067
}
2068
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2069

2070
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2071
			 u32 ah_signal_type)
2072
{
S
Sujith 已提交
2073
	u32 gpio_shift;
2074

S
Sujith 已提交
2075 2076 2077 2078 2079 2080 2081
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2082

S
Sujith 已提交
2083
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2084 2085 2086 2087 2088
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2089
}
2090
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2091

2092
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2093
{
S
Sujith 已提交
2094 2095 2096 2097 2098 2099 2100
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2101 2102 2103
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2104 2105
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2106
}
2107
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2108

2109
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2110
{
S
Sujith 已提交
2111
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2112
}
2113
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2114

2115
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2116
{
S
Sujith 已提交
2117
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2118
}
2119
EXPORT_SYMBOL(ath9k_hw_setantenna);
2120

S
Sujith 已提交
2121 2122 2123 2124
/*********************/
/* General Operation */
/*********************/

2125
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2126
{
S
Sujith 已提交
2127 2128
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2129

S
Sujith 已提交
2130 2131 2132 2133
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2134

S
Sujith 已提交
2135
	return bits;
2136
}
2137
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2138

2139
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2140
{
S
Sujith 已提交
2141
	u32 phybits;
2142

S
Sujith 已提交
2143 2144
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2145 2146
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2147 2148 2149 2150 2151 2152
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2153

S
Sujith 已提交
2154 2155 2156 2157 2158 2159
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2160 2161

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2162
}
2163
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2164

2165
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2166
{
2167 2168 2169 2170 2171
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2172
}
2173
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2174

2175
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2176
{
2177
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2178
		return false;
2179

2180 2181 2182 2183 2184
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2185
}
2186
EXPORT_SYMBOL(ath9k_hw_disable);
2187

2188
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2189
{
2190
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2191
	struct ath9k_channel *chan = ah->curchan;
2192
	struct ieee80211_channel *channel = chan->chan;
2193

2194
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2195

2196
	ah->eep_ops->set_txpower(ah, chan,
2197
				 ath9k_regd_get_ctl(regulatory, chan),
2198 2199 2200
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2201
				 (u32) regulatory->power_limit));
2202
}
2203
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2204

2205
void ath9k_hw_setopmode(struct ath_hw *ah)
2206
{
2207
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2208
}
2209
EXPORT_SYMBOL(ath9k_hw_setopmode);
2210

2211
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2212
{
S
Sujith 已提交
2213 2214
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2215
}
2216
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2217

2218
void ath9k_hw_write_associd(struct ath_hw *ah)
2219
{
2220 2221 2222 2223 2224
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2225
}
2226
EXPORT_SYMBOL(ath9k_hw_write_associd);
2227

2228 2229
#define ATH9K_MAX_TSF_READ 10

2230
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2231
{
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2243

2244
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2245

2246
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2247
}
2248
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2249

2250
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2251 2252
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2253
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2254
}
2255
EXPORT_SYMBOL(ath9k_hw_settsf64);
2256

2257
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2258
{
2259 2260
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2261 2262
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2263

S
Sujith 已提交
2264 2265
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2266
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2267

S
Sujith 已提交
2268
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2269 2270
{
	if (setting)
2271
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2272
	else
2273
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2274
}
2275
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2276

L
Luis R. Rodriguez 已提交
2277
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2278
{
L
Luis R. Rodriguez 已提交
2279
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2280 2281
	u32 macmode;

L
Luis R. Rodriguez 已提交
2282
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2283 2284 2285
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2286

S
Sujith 已提交
2287
	REG_WRITE(ah, AR_2040_MODE, macmode);
2288
}
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2335
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2336 2337 2338
{
	return REG_READ(ah, AR_TSF_L32);
}
2339
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2353 2354 2355
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2368
EXPORT_SYMBOL(ath_gen_timer_alloc);
2369

2370 2371 2372 2373
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2384 2385 2386
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2410
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2411

2412
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2432
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2433 2434 2435 2436 2437 2438 2439 2440 2441

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2442
EXPORT_SYMBOL(ath_gen_timer_free);
2443 2444 2445 2446 2447 2448 2449 2450

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2451
	struct ath_common *common = ath9k_hw_common(ah);
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2466 2467
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2468 2469 2470 2471 2472 2473 2474
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2475 2476
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2477 2478 2479
		timer->trigger(timer->arg);
	}
}
2480
EXPORT_SYMBOL(ath_gen_timer_isr);
2481

2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2504 2505
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2506
	{ AR_SREV_VERSION_9300,         "9300" },
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2524
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2541
static const char *ath9k_hw_rf_name(u16 rf_version)
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2553 2554 2555 2556 2557 2558

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2559
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);