op_helper.c 102.0 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15
#ifdef DEBUG_MMU
16 17
#define DPRINTF_MMU(fmt, ...)                                   \
    do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
18
#else
19
#define DPRINTF_MMU(fmt, ...) do {} while (0)
20 21 22
#endif

#ifdef DEBUG_MXCC
23 24
#define DPRINTF_MXCC(fmt, ...)                                  \
    do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0)
25
#else
26
#define DPRINTF_MXCC(fmt, ...) do {} while (0)
27 28
#endif

29
#ifdef DEBUG_ASI
30 31
#define DPRINTF_ASI(fmt, ...)                                   \
    do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0)
32 33
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
49 50
    int tsb_split = (tsb_register & 0x1000ULL) ? 1 : 0;
    int tsb_size  = tsb_register & 0xf;
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

90 91 92
static void replace_tlb_entry(SparcTLBEntry *tlb,
                              uint64_t tlb_tag, uint64_t tlb_tte,
                              CPUState *env1)
93 94 95 96
{
    target_ulong mask, size, va, offset;

    // flush page range if translation is valid
97
    if (TTE_IS_VALID(tlb->tte)) {
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114

        mask = 0xffffffffffffe000ULL;
        mask <<= 3 * ((tlb->tte >> 61) & 3);
        size = ~mask + 1;

        va = tlb->tag & mask;

        for (offset = 0; offset < size; offset += TARGET_PAGE_SIZE) {
            tlb_flush_page(env1, va + offset);
        }
    }

    tlb->tag = tlb_tag;
    tlb->tte = tlb_tte;
}

static void demap_tlb(SparcTLBEntry *tlb, target_ulong demap_addr,
115
                      const char* strmmu, CPUState *env1)
116 117 118 119 120
{
    unsigned int i;
    target_ulong mask;

    for (i = 0; i < 64; i++) {
121
        if (TTE_IS_VALID(tlb[i].tte)) {
122 123 124 125 126

            mask = 0xffffffffffffe000ULL;
            mask <<= 3 * ((tlb[i].tte >> 61) & 3);

            if ((demap_addr & mask) == (tlb[i].tag & mask)) {
127
                replace_tlb_entry(&tlb[i], 0, 0, env1);
128
#ifdef DEBUG_MMU
129 130
                DPRINTF_MMU("%s demap invalidated entry [%02u]\n", strmmu, i);
                dump_mmu(env1);
131 132 133 134 135 136 137 138
#endif
            }
            //return;
        }
    }

}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
static void replace_tlb_1bit_lru(SparcTLBEntry *tlb,
                                 uint64_t tlb_tag, uint64_t tlb_tte,
                                 const char* strmmu, CPUState *env1)
{
    unsigned int i, replace_used;

    // Try replacing invalid entry
    for (i = 0; i < 64; i++) {
        if (!TTE_IS_VALID(tlb[i].tte)) {
            replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
#ifdef DEBUG_MMU
            DPRINTF_MMU("%s lru replaced invalid entry [%i]\n", strmmu, i);
            dump_mmu(env1);
#endif
            return;
        }
    }

    // All entries are valid, try replacing unlocked entry

    for (replace_used = 0; replace_used < 2; ++replace_used) {

        // Used entries are not replaced on first pass

        for (i = 0; i < 64; i++) {
            if (!TTE_IS_LOCKED(tlb[i].tte) && !TTE_IS_USED(tlb[i].tte)) {

                replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
#ifdef DEBUG_MMU
                DPRINTF_MMU("%s lru replaced unlocked %s entry [%i]\n",
                            strmmu, (replace_used?"used":"unused"), i);
                dump_mmu(env1);
#endif
                return;
            }
        }

        // Now reset used bit and search for unused entries again

        for (i = 0; i < 64; i++) {
            TTE_SET_UNUSED(tlb[i].tte);
        }
    }

#ifdef DEBUG_MMU
    DPRINTF_MMU("%s lru replacement failed: no entries available\n", strmmu);
#endif
    // error state?
}

189 190
#endif

B
blueswir1 已提交
191 192 193 194 195 196 197 198
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
199
static void raise_exception(int tt)
B
bellard 已提交
200 201 202
{
    env->exception_index = tt;
    cpu_loop_exit();
203
}
B
bellard 已提交
204

P
pbrook 已提交
205 206 207 208 209
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
210 211 212 213 214
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
215 216
void helper_check_align(target_ulong addr, uint32_t align)
{
217 218 219 220 221
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
222
        raise_exception(TT_UNALIGNED);
223
    }
B
blueswir1 已提交
224 225
}

226 227 228
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
229
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
230
    {                                                           \
B
blueswir1 已提交
231
        return float32_ ## name (src1, src2, &env->fp_status);  \
232 233 234 235
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
236 237 238 239
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
240 241 242 243 244 245 246 247
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

248
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
249
{
250 251
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
252 253
                      &env->fp_status);
}
B
blueswir1 已提交
254

B
blueswir1 已提交
255 256 257 258 259 260 261
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
262
float32 helper_fnegs(float32 src)
263
{
B
blueswir1 已提交
264
    return float32_chs(src);
265 266
}

267 268
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
269
{
270
    DT0 = float64_chs(DT1);
271
}
B
blueswir1 已提交
272 273 274 275 276 277

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
278 279

/* Integer to float conversion.  */
B
blueswir1 已提交
280
float32 helper_fitos(int32_t src)
B
bellard 已提交
281
{
B
blueswir1 已提交
282
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
283 284
}

285
void helper_fitod(int32_t src)
B
bellard 已提交
286
{
287
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
288
}
289

290
void helper_fitoq(int32_t src)
B
blueswir1 已提交
291
{
292
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
293 294
}

B
blueswir1 已提交
295
#ifdef TARGET_SPARC64
296
float32 helper_fxtos(void)
B
blueswir1 已提交
297
{
298
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
299 300
}

301
F_HELPER(xto, d)
B
blueswir1 已提交
302 303 304
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
305

B
blueswir1 已提交
306 307 308 309 310
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
311 312 313
#undef F_HELPER

/* floating point conversion */
314
float32 helper_fdtos(void)
315
{
316
    return float64_to_float32(DT1, &env->fp_status);
317 318
}

319
void helper_fstod(float32 src)
320
{
321
    DT0 = float32_to_float64(src, &env->fp_status);
322
}
323

324
float32 helper_fqtos(void)
B
blueswir1 已提交
325
{
326
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
327 328
}

329
void helper_fstoq(float32 src)
B
blueswir1 已提交
330
{
331
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
332 333 334 335 336 337 338 339 340 341 342 343
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

344
/* Float to integer conversion.  */
B
blueswir1 已提交
345
int32_t helper_fstoi(float32 src)
346
{
B
blueswir1 已提交
347
    return float32_to_int32_round_to_zero(src, &env->fp_status);
348 349
}

350
int32_t helper_fdtoi(void)
351
{
352
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
353 354
}

355
int32_t helper_fqtoi(void)
B
blueswir1 已提交
356
{
357
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
358 359
}

360
#ifdef TARGET_SPARC64
361
void helper_fstox(float32 src)
362
{
363
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
364 365 366 367 368 369 370
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
371 372 373 374 375
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

376 377 378 379 380
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
381 382 383 384
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
385 386 387
    *((uint64_t *)&DT0) = tmp;
}

388
#ifdef HOST_WORDS_BIGENDIAN
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
605 606 607 608
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
629
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
630 631 632
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
633 634
        s.l = src1;                                     \
        d.l = src2;                                     \
635 636 637 638
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
639
        return d.l;                                     \
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
655
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
656 657 658
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
659 660
        s.l = src1;                                     \
        d.l = src2;                                     \
661 662 663
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
664
        return d.l;                                     \
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
746
float32 helper_fabss(float32 src)
747
{
B
blueswir1 已提交
748
    return float32_abs(src);
749 750
}

B
bellard 已提交
751
#ifdef TARGET_SPARC64
752
void helper_fabsd(void)
B
bellard 已提交
753 754 755
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
756 757 758 759 760 761

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
762

B
blueswir1 已提交
763
float32 helper_fsqrts(float32 src)
764
{
B
blueswir1 已提交
765
    return float32_sqrt(src, &env->fp_status);
766 767
}

768
void helper_fsqrtd(void)
769
{
B
bellard 已提交
770
    DT0 = float64_sqrt(DT1, &env->fp_status);
771 772
}

B
blueswir1 已提交
773 774 775 776 777
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

778
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
779
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
780
    {                                                                   \
B
blueswir1 已提交
781 782
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
783 784 785
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
786
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
787
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
788
                env->fsr |= new_fsr;                                    \
789 790
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
791 792 793 794 795 796
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
797
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
798 799
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
800
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
801 802
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
803
            new_fsr = 0;                                                \
B
bellard 已提交
804 805
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
806
        env->fsr |= new_fsr;                                            \
807
    }
B
blueswir1 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
838

B
blueswir1 已提交
839
GEN_FCMPS(fcmps, float32, 0, 0);
840 841
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
842
GEN_FCMPS(fcmpes, float32, 0, 1);
843
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
844

B
blueswir1 已提交
845 846 847
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

848 849 850 851 852 853 854 855 856 857
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

B
Blue Swirl 已提交
858 859 860 861 862 863 864 865 866 867 868
static inline uint32_t get_NZ_icc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!(dst & 0xffffffffULL))
        ret |= PSR_ZERO;
    if ((int32_t) (dst & 0xffffffffULL) < 0)
        ret |= PSR_NEG;
    return ret;
}

869 870 871 872 873 874 875 876 877 878 879
#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

B
Blue Swirl 已提交
880 881 882 883 884 885 886 887 888 889 890 891
static inline uint32_t get_NZ_xcc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!dst)
        ret |= PSR_ZERO;
    if ((int64_t)dst < 0)
        ret |= PSR_NEG;
    return ret;
}
#endif

B
Blue Swirl 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static inline uint32_t get_V_div_icc(target_ulong src2)
{
    uint32_t ret = 0;

    if (src2 != 0)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_div(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_V_div_icc(CC_SRC2);
    return ret;
}

static uint32_t compute_C_div(void)
{
    return 0;
}

915 916 917
/* carry = (src1[31] & src2[31]) | ( ~dst[31] & (src1[31] | src2[31])) */
static inline uint32_t get_C_add_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
B
Blue Swirl 已提交
918 919 920
{
    uint32_t ret = 0;

921 922 923
    if (((src1 & (1ULL << 31)) & (src2 & (1ULL << 31)))
        | ((~(dst & (1ULL << 31)))
           & ((src1 & (1ULL << 31)) | (src2 & (1ULL << 31)))))
B
Blue Swirl 已提交
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_icc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_add_xcc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if (dst < src1)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_xcc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add_xcc(void)
{
    return get_C_add_xcc(CC_DST, CC_SRC);
}
972 973
#endif

974
static uint32_t compute_all_add(void)
B
Blue Swirl 已提交
975 976 977 978
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
979
    ret |= get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
980 981 982 983
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

984
static uint32_t compute_C_add(void)
B
Blue Swirl 已提交
985
{
986
    return get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_addx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx_xcc(void)
{
    uint32_t ret;

    ret = get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    return ret;
}
#endif

B
Blue Swirl 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
static inline uint32_t get_V_tag_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 | src2) & 0x3)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_tadd(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
1025
    ret |= get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1026 1027 1028 1029 1030 1031 1032
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tadd(void)
{
1033
    return get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1034 1035 1036 1037 1038 1039 1040
}

static uint32_t compute_all_taddtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
1041
    ret |= get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1042 1043 1044 1045 1046
    return ret;
}

static uint32_t compute_C_taddtv(void)
{
1047
    return get_C_add_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1048 1049
}

1050 1051 1052
/* carry = (~src1[31] & src2[31]) | ( dst[31]  & (~src1[31] | src2[31])) */
static inline uint32_t get_C_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
B
Blue Swirl 已提交
1053 1054 1055
{
    uint32_t ret = 0;

1056 1057 1058
    if (((~(src1 & (1ULL << 31))) & (src2 & (1ULL << 31)))
        | ((dst & (1ULL << 31)) & (( ~(src1 & (1ULL << 31)))
                                   | (src2 & (1ULL << 31)))))
B
Blue Swirl 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}


#ifdef TARGET_SPARC64
static inline uint32_t get_C_sub_xcc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if (src1 < src2)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_xcc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub_xcc(void)
{
    return get_C_sub_xcc(CC_SRC, CC_SRC2);
}
#endif

1110
static uint32_t compute_all_sub(void)
B
Blue Swirl 已提交
1111 1112 1113 1114
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
1115
    ret |= get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1116 1117 1118 1119
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

1120
static uint32_t compute_C_sub(void)
B
Blue Swirl 已提交
1121
{
1122
    return get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_subx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx_xcc(void)
{
    uint32_t ret;

    ret = get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    return ret;
}
#endif

B
Blue Swirl 已提交
1147 1148 1149 1150 1151
static uint32_t compute_all_tsub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
1152
    ret |= get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1153 1154 1155 1156 1157 1158 1159
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tsub(void)
{
1160
    return get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1161 1162 1163 1164 1165 1166 1167
}

static uint32_t compute_all_tsubtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
1168
    ret |= get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1169 1170 1171 1172 1173
    return ret;
}

static uint32_t compute_C_tsubtv(void)
{
1174
    return get_C_sub_icc(CC_DST, CC_SRC, CC_SRC2);
B
Blue Swirl 已提交
1175 1176
}

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
static uint32_t compute_all_logic(void)
{
    return get_NZ_icc(CC_DST);
}

static uint32_t compute_C_logic(void)
{
    return 0;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_logic_xcc(void)
{
    return get_NZ_xcc(CC_DST);
}
#endif

1194 1195 1196 1197 1198 1199 1200 1201
typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
B
Blue Swirl 已提交
1202
    [CC_OP_DIV] = { compute_all_div, compute_C_div },
B
Blue Swirl 已提交
1203
    [CC_OP_ADD] = { compute_all_add, compute_C_add },
1204
    [CC_OP_ADDX] = { compute_all_add, compute_C_add },
B
Blue Swirl 已提交
1205 1206
    [CC_OP_TADD] = { compute_all_tadd, compute_C_tadd },
    [CC_OP_TADDTV] = { compute_all_taddtv, compute_C_taddtv },
B
Blue Swirl 已提交
1207
    [CC_OP_SUB] = { compute_all_sub, compute_C_sub },
1208
    [CC_OP_SUBX] = { compute_all_sub, compute_C_sub },
B
Blue Swirl 已提交
1209 1210
    [CC_OP_TSUB] = { compute_all_tsub, compute_C_tsub },
    [CC_OP_TSUBTV] = { compute_all_tsubtv, compute_C_tsubtv },
1211
    [CC_OP_LOGIC] = { compute_all_logic, compute_C_logic },
1212 1213 1214 1215 1216 1217
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
B
Blue Swirl 已提交
1218
    [CC_OP_DIV] = { compute_all_logic_xcc, compute_C_logic },
B
Blue Swirl 已提交
1219
    [CC_OP_ADD] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1220
    [CC_OP_ADDX] = { compute_all_addx_xcc, compute_C_addx_xcc },
B
Blue Swirl 已提交
1221 1222
    [CC_OP_TADD] = { compute_all_add_xcc, compute_C_add_xcc },
    [CC_OP_TADDTV] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1223
    [CC_OP_SUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
B
Blue Swirl 已提交
1224
    [CC_OP_SUBX] = { compute_all_subx_xcc, compute_C_subx_xcc },
B
Blue Swirl 已提交
1225 1226
    [CC_OP_TSUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
    [CC_OP_TSUBTV] = { compute_all_sub_xcc, compute_C_sub_xcc },
1227
    [CC_OP_LOGIC] = { compute_all_logic_xcc, compute_C_logic },
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
1252
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1253
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
1254
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
1255
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
1256

B
blueswir1 已提交
1257
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
1258
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
1259
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
1260

B
blueswir1 已提交
1261
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
1262
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
1263
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
1264

B
blueswir1 已提交
1265
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
1266
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
1267
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
1268

B
blueswir1 已提交
1269
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
1270
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
1271
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
1272

B
blueswir1 已提交
1273
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
1274
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
1275 1276
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
1277
#undef GEN_FCMPS
B
bellard 已提交
1278

B
blueswir1 已提交
1279 1280
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
1281 1282
static void dump_mxcc(CPUState *env)
{
1283 1284
    printf("mxccdata: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1285 1286
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
1287 1288 1289 1290
    printf("mxccregs: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n"
           "          %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1291 1292 1293 1294
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
1295 1296 1297
}
#endif

B
blueswir1 已提交
1298 1299 1300 1301
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
1302 1303 1304 1305
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
1306 1307
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
1308 1309
        break;
    case 2:
B
blueswir1 已提交
1310 1311
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
1312 1313
        break;
    case 4:
B
blueswir1 已提交
1314 1315
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
1316 1317
        break;
    case 8:
B
blueswir1 已提交
1318 1319
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
1320 1321 1322 1323 1324
        break;
    }
}
#endif

B
blueswir1 已提交
1325 1326 1327
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1328
{
B
blueswir1 已提交
1329
    uint64_t ret = 0;
1330
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
1331
    uint32_t last_addr = addr;
1332
#endif
B
bellard 已提交
1333

1334
    helper_check_align(addr, size - 1);
B
bellard 已提交
1335
    switch (asi) {
1336
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1337
        switch (addr) {
1338
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
1339 1340 1341
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1342 1343
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1344 1345 1346 1347 1348
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1349 1350
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1351
            break;
1352 1353
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
1354
                ret = env->mxccregs[5];
1355 1356
                // should we do something here?
            } else
B
blueswir1 已提交
1357 1358
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1359
            break;
1360
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
1361 1362 1363
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
1364 1365
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1366 1367
            break;
        default:
B
blueswir1 已提交
1368 1369
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1370 1371
            break;
        }
B
blueswir1 已提交
1372
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
1373
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
1374
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
1375 1376 1377
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1378
        break;
1379
    case 3: /* MMU probe */
B
blueswir1 已提交
1380 1381 1382
        {
            int mmulev;

B
blueswir1 已提交
1383
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
1384 1385
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
1386 1387 1388 1389
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
1390 1391
        }
        break;
1392
    case 4: /* read MMU regs */
B
blueswir1 已提交
1393
        {
B
blueswir1 已提交
1394
            int reg = (addr >> 8) & 0x1f;
1395

B
blueswir1 已提交
1396 1397
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
1398 1399 1400 1401 1402
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
1403
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
1404 1405
        }
        break;
B
blueswir1 已提交
1406 1407 1408 1409
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1410 1411 1412
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1413
            ret = ldub_code(addr);
1414 1415
            break;
        case 2:
1416
            ret = lduw_code(addr);
1417 1418 1419
            break;
        default:
        case 4:
1420
            ret = ldl_code(addr);
1421 1422
            break;
        case 8:
1423
            ret = ldq_code(addr);
1424 1425 1426
            break;
        }
        break;
1427 1428 1429
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1430
            ret = ldub_user(addr);
1431 1432
            break;
        case 2:
1433
            ret = lduw_user(addr);
1434 1435 1436
            break;
        default:
        case 4:
1437
            ret = ldl_user(addr);
1438 1439
            break;
        case 8:
1440
            ret = ldq_user(addr);
1441 1442 1443 1444 1445 1446
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1447
            ret = ldub_kernel(addr);
1448 1449
            break;
        case 2:
1450
            ret = lduw_kernel(addr);
1451 1452 1453
            break;
        default:
        case 4:
1454
            ret = ldl_kernel(addr);
1455 1456
            break;
        case 8:
1457
            ret = ldq_kernel(addr);
1458 1459 1460
            break;
        }
        break;
1461 1462 1463 1464 1465 1466
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1467 1468
        switch(size) {
        case 1:
B
blueswir1 已提交
1469
            ret = ldub_phys(addr);
B
bellard 已提交
1470 1471
            break;
        case 2:
1472
            ret = lduw_phys(addr);
B
bellard 已提交
1473 1474 1475
            break;
        default:
        case 4:
1476
            ret = ldl_phys(addr);
B
bellard 已提交
1477
            break;
B
bellard 已提交
1478
        case 8:
1479
            ret = ldq_phys(addr);
B
blueswir1 已提交
1480
            break;
B
bellard 已提交
1481
        }
B
blueswir1 已提交
1482
        break;
1483
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1484 1485
        switch(size) {
        case 1:
A
Anthony Liguori 已提交
1486 1487
            ret = ldub_phys((target_phys_addr_t)addr
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
1488 1489
            break;
        case 2:
A
Anthony Liguori 已提交
1490 1491
            ret = lduw_phys((target_phys_addr_t)addr
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
1492 1493 1494
            break;
        default:
        case 4:
A
Anthony Liguori 已提交
1495 1496
            ret = ldl_phys((target_phys_addr_t)addr
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
1497 1498
            break;
        case 8:
A
Anthony Liguori 已提交
1499 1500
            ret = ldq_phys((target_phys_addr_t)addr
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1501
            break;
1502
        }
B
blueswir1 已提交
1503
        break;
B
blueswir1 已提交
1504 1505 1506
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1507 1508 1509
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
1529 1530
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016" PRIx64 "\n", reg,
                        ret);
1531 1532
        }
        break;
B
blueswir1 已提交
1533
    case 8: /* User code access, XXX */
1534
    default:
1535
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1536 1537
        ret = 0;
        break;
1538
    }
1539 1540 1541
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1542
            ret = (int8_t) ret;
B
blueswir1 已提交
1543
            break;
1544
        case 2:
B
blueswir1 已提交
1545 1546 1547 1548
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1549
            break;
1550 1551 1552 1553
        default:
            break;
        }
    }
1554
#ifdef DEBUG_ASI
B
blueswir1 已提交
1555
    dump_asi("read ", last_addr, asi, size, ret);
1556
#endif
B
blueswir1 已提交
1557
    return ret;
1558 1559
}

B
blueswir1 已提交
1560
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1561
{
1562
    helper_check_align(addr, size - 1);
1563
    switch(asi) {
1564
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1565
        switch (addr) {
1566 1567
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1568
                env->mxccdata[0] = val;
1569
            else
B
blueswir1 已提交
1570 1571
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1572 1573 1574
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1575
                env->mxccdata[1] = val;
1576
            else
B
blueswir1 已提交
1577 1578
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1579 1580 1581
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1582
                env->mxccdata[2] = val;
1583
            else
B
blueswir1 已提交
1584 1585
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1586 1587 1588
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1589
                env->mxccdata[3] = val;
1590
            else
B
blueswir1 已提交
1591 1592
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1593 1594 1595
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1596
                env->mxccregs[0] = val;
1597
            else
B
blueswir1 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1608 1609 1610
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1611
                env->mxccregs[1] = val;
1612
            else
B
blueswir1 已提交
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1623 1624 1625
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1626
                env->mxccregs[3] = val;
1627
            else
B
blueswir1 已提交
1628 1629
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1630 1631 1632
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1633
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1634
                    | val;
1635
            else
B
blueswir1 已提交
1636 1637
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1638 1639
            break;
        case 0x01c00e00: /* MXCC error register  */
1640
            // writing a 1 bit clears the error
1641
            if (size == 8)
B
blueswir1 已提交
1642
                env->mxccregs[6] &= ~val;
1643
            else
B
blueswir1 已提交
1644 1645
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1646 1647 1648
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1649
                env->mxccregs[7] = val;
1650
            else
B
blueswir1 已提交
1651 1652
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1653 1654
            break;
        default:
B
blueswir1 已提交
1655 1656
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1657 1658
            break;
        }
1659 1660
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1661 1662 1663
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1664
        break;
1665
    case 3: /* MMU flush */
B
blueswir1 已提交
1666 1667
        {
            int mmulev;
B
bellard 已提交
1668

B
blueswir1 已提交
1669
            mmulev = (addr >> 8) & 15;
1670
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1671 1672
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1673
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1684
#ifdef DEBUG_MMU
B
blueswir1 已提交
1685
            dump_mmu(env);
B
bellard 已提交
1686
#endif
B
blueswir1 已提交
1687
        }
1688
        break;
1689
    case 4: /* write MMU regs */
B
blueswir1 已提交
1690
        {
B
blueswir1 已提交
1691
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1692
            uint32_t oldreg;
1693

B
blueswir1 已提交
1694
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1695
            switch(reg) {
1696
            case 0: // Control Register
B
blueswir1 已提交
1697
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1698
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1699 1700
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1701 1702
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1703 1704
                    tlb_flush(env, 1);
                break;
1705
            case 1: // Context Table Pointer Register
1706
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1707 1708
                break;
            case 2: // Context Register
1709
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1710 1711 1712 1713 1714 1715
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1716 1717 1718 1719
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1720
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1721
                break;
1722
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1723
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1724
                break;
1725
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1726
                env->mmuregs[4] = val;
B
blueswir1 已提交
1727
                break;
B
bellard 已提交
1728
            default:
B
blueswir1 已提交
1729
                env->mmuregs[reg] = val;
B
bellard 已提交
1730 1731 1732
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1733 1734
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1735
            }
1736
#ifdef DEBUG_MMU
B
blueswir1 已提交
1737
            dump_mmu(env);
B
bellard 已提交
1738
#endif
B
blueswir1 已提交
1739
        }
1740
        break;
B
blueswir1 已提交
1741 1742 1743 1744
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1745 1746 1747
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1748
            stb_user(addr, val);
1749 1750
            break;
        case 2:
1751
            stw_user(addr, val);
1752 1753 1754
            break;
        default:
        case 4:
1755
            stl_user(addr, val);
1756 1757
            break;
        case 8:
1758
            stq_user(addr, val);
1759 1760 1761 1762 1763 1764
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1765
            stb_kernel(addr, val);
1766 1767
            break;
        case 2:
1768
            stw_kernel(addr, val);
1769 1770 1771
            break;
        default:
        case 4:
1772
            stl_kernel(addr, val);
1773 1774
            break;
        case 8:
1775
            stq_kernel(addr, val);
1776 1777 1778
            break;
        }
        break;
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1789
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1790
        {
B
blueswir1 已提交
1791 1792
            // val = src
            // addr = dst
B
blueswir1 已提交
1793
            // copy 32 bytes
1794
            unsigned int i;
B
blueswir1 已提交
1795
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1796

1797 1798 1799 1800
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1801
        }
1802
        break;
B
bellard 已提交
1803
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1804
        {
B
blueswir1 已提交
1805 1806
            // addr = dst
            // fill 32 bytes with val
1807
            unsigned int i;
B
blueswir1 已提交
1808
            uint32_t dst = addr & 7;
1809 1810 1811

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1812
        }
1813
        break;
1814
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1815
        {
B
bellard 已提交
1816 1817
            switch(size) {
            case 1:
B
blueswir1 已提交
1818
                stb_phys(addr, val);
B
bellard 已提交
1819 1820
                break;
            case 2:
1821
                stw_phys(addr, val);
B
bellard 已提交
1822 1823 1824
                break;
            case 4:
            default:
1825
                stl_phys(addr, val);
B
bellard 已提交
1826
                break;
B
bellard 已提交
1827
            case 8:
1828
                stq_phys(addr, val);
B
bellard 已提交
1829
                break;
B
bellard 已提交
1830
            }
B
blueswir1 已提交
1831
        }
1832
        break;
B
blueswir1 已提交
1833
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1834
        {
1835 1836
            switch(size) {
            case 1:
A
Anthony Liguori 已提交
1837 1838
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1839 1840
                break;
            case 2:
A
Anthony Liguori 已提交
1841 1842
                stw_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1843 1844 1845
                break;
            case 4:
            default:
A
Anthony Liguori 已提交
1846 1847
                stl_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1848 1849
                break;
            case 8:
A
Anthony Liguori 已提交
1850 1851
                stq_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1852 1853
                break;
            }
B
blueswir1 已提交
1854
        }
1855
        break;
B
blueswir1 已提交
1856 1857 1858
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1859 1860
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1861 1862
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1863
    case 0x4c: /* breakpoint action */
1864
        break;
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
1883
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016x\n", reg,
1884 1885 1886
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1887
    case 8: /* User code access, XXX */
1888
    case 9: /* Supervisor code access, XXX */
1889
    default:
1890
        do_unassigned_access(addr, 1, 0, asi, size);
1891
        break;
1892
    }
1893
#ifdef DEBUG_ASI
B
blueswir1 已提交
1894
    dump_asi("write", addr, asi, size, val);
1895
#endif
1896 1897
}

1898 1899 1900 1901
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1902
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1903 1904
{
    uint64_t ret = 0;
B
blueswir1 已提交
1905 1906 1907
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1908 1909 1910 1911

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1912
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1913
    address_mask(env, &addr);
1914

1915 1916 1917
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1918 1919 1920 1921 1922 1923 1924 1925 1926
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1927 1928 1929
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1930
                ret = ldub_raw(addr);
1931 1932
                break;
            case 2:
1933
                ret = lduw_raw(addr);
1934 1935
                break;
            case 4:
1936
                ret = ldl_raw(addr);
1937 1938 1939
                break;
            default:
            case 8:
1940
                ret = ldq_raw(addr);
1941 1942 1943 1944 1945 1946
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1947 1948 1949 1950 1951 1952 1953 1954 1955
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1971
            break;
1972 1973
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1974
            break;
1975 1976
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1977
            break;
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1990
            break;
1991 1992
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1993
            break;
1994 1995
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1996
            break;
1997 1998 1999 2000
        default:
            break;
        }
    }
B
blueswir1 已提交
2001 2002 2003 2004
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
2005 2006
}

B
blueswir1 已提交
2007
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
2008
{
B
blueswir1 已提交
2009 2010 2011
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
2012 2013 2014
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

2015
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
2016
    address_mask(env, &addr);
2017

2018 2019 2020 2021 2022 2023
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2024
            val = bswap16(val);
B
blueswir1 已提交
2025
            break;
2026
        case 4:
2027
            val = bswap32(val);
B
blueswir1 已提交
2028
            break;
2029
        case 8:
2030
            val = bswap64(val);
B
blueswir1 已提交
2031
            break;
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
2045
                stb_raw(addr, val);
2046 2047
                break;
            case 2:
2048
                stw_raw(addr, val);
2049 2050
                break;
            case 4:
2051
                stl_raw(addr, val);
2052 2053 2054
                break;
            case 8:
            default:
2055
                stq_raw(addr, val);
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
2070
        do_unassigned_access(addr, 1, 0, 1, size);
2071 2072 2073 2074 2075
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
2076

B
blueswir1 已提交
2077
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
2078
{
B
bellard 已提交
2079
    uint64_t ret = 0;
B
blueswir1 已提交
2080 2081 2082
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
2083

I
Igor V. Kovalenko 已提交
2084 2085
    asi &= 0xff;

B
blueswir1 已提交
2086
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2087 2088
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2089
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2090
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2091

2092
    helper_check_align(addr, size - 1);
B
bellard 已提交
2093
    switch (asi) {
B
blueswir1 已提交
2094 2095 2096 2097 2098 2099 2100 2101 2102
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
2103 2104 2105 2106
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2107 2108
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2109
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2110 2111
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2112 2113
                switch(size) {
                case 1:
B
blueswir1 已提交
2114
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
2115 2116
                    break;
                case 2:
2117
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
2118 2119
                    break;
                case 4:
2120
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
2121 2122 2123
                    break;
                default:
                case 8:
2124
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
2125 2126 2127 2128 2129
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2130
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
2131 2132
                    break;
                case 2:
2133
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
2134 2135
                    break;
                case 4:
2136
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
2137 2138 2139
                    break;
                default:
                case 8:
2140
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
2141 2142
                    break;
                }
2143 2144 2145 2146
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2147
                ret = ldub_user(addr);
2148 2149
                break;
            case 2:
2150
                ret = lduw_user(addr);
2151 2152
                break;
            case 4:
2153
                ret = ldl_user(addr);
2154 2155 2156
                break;
            default:
            case 8:
2157
                ret = ldq_user(addr);
2158 2159 2160 2161
                break;
            }
        }
        break;
B
bellard 已提交
2162 2163
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2164 2165
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2166
        {
B
bellard 已提交
2167 2168
            switch(size) {
            case 1:
B
blueswir1 已提交
2169
                ret = ldub_phys(addr);
B
bellard 已提交
2170 2171
                break;
            case 2:
2172
                ret = lduw_phys(addr);
B
bellard 已提交
2173 2174
                break;
            case 4:
2175
                ret = ldl_phys(addr);
B
bellard 已提交
2176 2177 2178
                break;
            default:
            case 8:
2179
                ret = ldq_phys(addr);
B
bellard 已提交
2180 2181
                break;
            }
B
blueswir1 已提交
2182 2183
            break;
        }
B
blueswir1 已提交
2184 2185 2186 2187 2188
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
2189 2190 2191 2192 2193 2194 2195 2196 2197
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
2198 2199 2200 2201 2202
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
2203
    case 0x81: // Secondary
B
bellard 已提交
2204
    case 0x89: // Secondary LE
B
blueswir1 已提交
2205 2206
        // XXX
        break;
B
bellard 已提交
2207
    case 0x45: // LSU
B
blueswir1 已提交
2208 2209
        ret = env->lsu;
        break;
B
bellard 已提交
2210
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2211
        {
B
blueswir1 已提交
2212
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2213

2214 2215
            if (reg == 0) {
                // I-TSB Tag Target register
2216
                ret = ultrasparc_tag_target(env->immu.tag_access);
2217 2218 2219 2220
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
2221 2222
            break;
        }
B
bellard 已提交
2223
    case 0x51: // I-MMU 8k TSB pointer
2224 2225 2226
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
2227
            ret = ultrasparc_tsb_pointer(env->immu.tsb, env->immu.tag_access,
2228 2229 2230
                                         8*1024);
            break;
        }
B
bellard 已提交
2231
    case 0x52: // I-MMU 64k TSB pointer
2232 2233 2234
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
2235
            ret = ultrasparc_tsb_pointer(env->immu.tsb, env->immu.tag_access,
2236 2237 2238
                                         64*1024);
            break;
        }
2239 2240 2241 2242
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

2243
            ret = env->itlb[reg].tte;
2244 2245
            break;
        }
B
bellard 已提交
2246
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
2247
        {
B
blueswir1 已提交
2248
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2249

2250
            ret = env->itlb[reg].tag;
B
blueswir1 已提交
2251 2252
            break;
        }
B
bellard 已提交
2253
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2254
        {
B
blueswir1 已提交
2255
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2256

2257 2258
            if (reg == 0) {
                // D-TSB Tag Target register
2259
                ret = ultrasparc_tag_target(env->dmmu.tag_access);
2260 2261 2262 2263 2264 2265 2266 2267 2268
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
2269
            ret = ultrasparc_tsb_pointer(env->dmmu.tsb, env->dmmu.tag_access,
2270 2271 2272 2273 2274 2275 2276
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
2277
            ret = ultrasparc_tsb_pointer(env->dmmu.tsb, env->dmmu.tag_access,
2278
                                         64*1024);
B
blueswir1 已提交
2279 2280
            break;
        }
2281 2282 2283 2284
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

2285
            ret = env->dtlb[reg].tte;
2286 2287
            break;
        }
B
bellard 已提交
2288
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
2289
        {
B
blueswir1 已提交
2290
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2291

2292
            ret = env->dtlb[reg].tag;
B
blueswir1 已提交
2293 2294
            break;
        }
2295 2296
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2297 2298 2299
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2300 2301 2302 2303 2304 2305 2306 2307
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
2308
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
2309 2310 2311
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
2312 2313
        // XXX
        break;
B
bellard 已提交
2314 2315 2316 2317
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
2318
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
2319
    default:
2320
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
2321 2322
        ret = 0;
        break;
B
bellard 已提交
2323
    }
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2339
            break;
2340 2341
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2342
            break;
2343 2344
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2345
            break;
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2358
            break;
2359 2360
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2361
            break;
2362 2363
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2364
            break;
2365 2366 2367 2368
        default:
            break;
        }
    }
B
blueswir1 已提交
2369 2370 2371 2372
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
2373 2374
}

B
blueswir1 已提交
2375
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
2376
{
B
blueswir1 已提交
2377 2378 2379
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
I
Igor V. Kovalenko 已提交
2380 2381 2382

    asi &= 0xff;

B
blueswir1 已提交
2383
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2384 2385
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2386
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2387
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2388

2389
    helper_check_align(addr, size - 1);
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2401
            val = bswap16(val);
B
blueswir1 已提交
2402
            break;
2403
        case 4:
2404
            val = bswap32(val);
B
blueswir1 已提交
2405
            break;
2406
        case 8:
2407
            val = bswap64(val);
B
blueswir1 已提交
2408
            break;
2409 2410 2411 2412 2413 2414 2415
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
2416
    switch(asi) {
2417 2418 2419 2420
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2421 2422
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2423
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2424 2425
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2426 2427
                switch(size) {
                case 1:
B
blueswir1 已提交
2428
                    stb_hypv(addr, val);
B
blueswir1 已提交
2429 2430
                    break;
                case 2:
2431
                    stw_hypv(addr, val);
B
blueswir1 已提交
2432 2433
                    break;
                case 4:
2434
                    stl_hypv(addr, val);
B
blueswir1 已提交
2435 2436 2437
                    break;
                case 8:
                default:
2438
                    stq_hypv(addr, val);
B
blueswir1 已提交
2439 2440 2441 2442 2443
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2444
                    stb_kernel(addr, val);
B
blueswir1 已提交
2445 2446
                    break;
                case 2:
2447
                    stw_kernel(addr, val);
B
blueswir1 已提交
2448 2449
                    break;
                case 4:
2450
                    stl_kernel(addr, val);
B
blueswir1 已提交
2451 2452 2453
                    break;
                case 8:
                default:
2454
                    stq_kernel(addr, val);
B
blueswir1 已提交
2455 2456
                    break;
                }
2457 2458 2459 2460
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2461
                stb_user(addr, val);
2462 2463
                break;
            case 2:
2464
                stw_user(addr, val);
2465 2466
                break;
            case 4:
2467
                stl_user(addr, val);
2468 2469 2470
                break;
            case 8:
            default:
2471
                stq_user(addr, val);
2472 2473 2474 2475
                break;
            }
        }
        break;
B
bellard 已提交
2476 2477
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2478 2479
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2480
        {
B
bellard 已提交
2481 2482
            switch(size) {
            case 1:
B
blueswir1 已提交
2483
                stb_phys(addr, val);
B
bellard 已提交
2484 2485
                break;
            case 2:
2486
                stw_phys(addr, val);
B
bellard 已提交
2487 2488
                break;
            case 4:
2489
                stl_phys(addr, val);
B
bellard 已提交
2490 2491 2492
                break;
            case 8:
            default:
2493
                stq_phys(addr, val);
B
bellard 已提交
2494 2495
                break;
            }
B
blueswir1 已提交
2496 2497
        }
        return;
B
blueswir1 已提交
2498 2499 2500 2501 2502
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2503 2504 2505 2506 2507
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2508
    case 0x81: // Secondary
B
bellard 已提交
2509
    case 0x89: // Secondary LE
B
blueswir1 已提交
2510 2511
        // XXX
        return;
B
bellard 已提交
2512
    case 0x45: // LSU
B
blueswir1 已提交
2513 2514 2515 2516
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2517
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2518 2519 2520
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2521 2522
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2523
#ifdef DEBUG_MMU
B
blueswir1 已提交
2524
                dump_mmu(env);
B
bellard 已提交
2525
#endif
B
blueswir1 已提交
2526 2527 2528 2529
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2530
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2531
        {
B
blueswir1 已提交
2532
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2533
            uint64_t oldreg;
2534

B
blueswir1 已提交
2535
            oldreg = env->immuregs[reg];
B
bellard 已提交
2536 2537 2538 2539 2540 2541 2542
            switch(reg) {
            case 0: // RO
                return;
            case 1: // Not in I-MMU
            case 2:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2543 2544
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
2545
                env->immu.sfsr = val;
B
bellard 已提交
2546
                break;
2547 2548
            case 4: // RO
                return;
B
bellard 已提交
2549
            case 5: // TSB access
2550 2551 2552 2553
                DPRINTF_MMU("immu TSB write: 0x%016" PRIx64 " -> 0x%016"
                            PRIx64 "\n", env->immu.tsb, val);
                env->immu.tsb = val;
                break;
B
bellard 已提交
2554
            case 6: // Tag access
2555 2556 2557 2558 2559
                env->immu.tag_access = val;
                break;
            case 7:
            case 8:
                return;
B
bellard 已提交
2560 2561 2562
            default:
                break;
            }
2563

B
bellard 已提交
2564
            if (oldreg != env->immuregs[reg]) {
2565
                DPRINTF_MMU("immu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
B
blueswir1 已提交
2566
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2567
            }
2568
#ifdef DEBUG_MMU
B
blueswir1 已提交
2569
            dump_mmu(env);
B
bellard 已提交
2570
#endif
B
blueswir1 已提交
2571 2572
            return;
        }
B
bellard 已提交
2573
    case 0x54: // I-MMU data in
2574 2575
        replace_tlb_1bit_lru(env->itlb, env->immu.tag_access, val, "immu", env);
        return;
B
bellard 已提交
2576
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2577
        {
2578 2579
            // TODO: auto demap

B
blueswir1 已提交
2580
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2581

2582
            replace_tlb_entry(&env->itlb[i], env->immu.tag_access, val, env);
2583 2584

#ifdef DEBUG_MMU
2585
            DPRINTF_MMU("immu data access replaced entry [%i]\n", i);
2586 2587
            dump_mmu(env);
#endif
B
blueswir1 已提交
2588 2589
            return;
        }
B
bellard 已提交
2590
    case 0x57: // I-MMU demap
2591
        demap_tlb(env->itlb, val, "immu", env);
B
blueswir1 已提交
2592
        return;
B
bellard 已提交
2593
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2594
        {
B
blueswir1 已提交
2595
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2596
            uint64_t oldreg;
2597

B
blueswir1 已提交
2598
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2599 2600 2601 2602 2603
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2604 2605
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
2606
                    env->dmmu.sfar = 0;
B
blueswir1 已提交
2607
                }
2608
                env->dmmu.sfsr = val;
B
bellard 已提交
2609 2610
                break;
            case 1: // Primary context
2611 2612
                env->dmmu.mmu_primary_context = val;
                break;
B
bellard 已提交
2613
            case 2: // Secondary context
2614 2615
                env->dmmu.mmu_secondary_context = val;
                break;
B
bellard 已提交
2616
            case 5: // TSB access
2617 2618 2619 2620
                DPRINTF_MMU("dmmu TSB write: 0x%016" PRIx64 " -> 0x%016"
                            PRIx64 "\n", env->dmmu.tsb, val);
                env->dmmu.tsb = val;
                break;
B
bellard 已提交
2621
            case 6: // Tag access
2622 2623
                env->dmmu.tag_access = val;
                break;
B
bellard 已提交
2624 2625 2626
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
2627
                env->dmmuregs[reg] = val;
B
bellard 已提交
2628 2629
                break;
            }
2630

B
bellard 已提交
2631
            if (oldreg != env->dmmuregs[reg]) {
2632
                DPRINTF_MMU("dmmu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
B
blueswir1 已提交
2633
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2634
            }
2635
#ifdef DEBUG_MMU
B
blueswir1 已提交
2636
            dump_mmu(env);
B
bellard 已提交
2637
#endif
B
blueswir1 已提交
2638 2639
            return;
        }
B
bellard 已提交
2640
    case 0x5c: // D-MMU data in
2641 2642
        replace_tlb_1bit_lru(env->dtlb, env->dmmu.tag_access, val, "dmmu", env);
        return;
B
bellard 已提交
2643
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2644
        {
B
blueswir1 已提交
2645
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2646

2647 2648
            replace_tlb_entry(&env->dtlb[i], env->dmmu.tag_access, val, env);

2649
#ifdef DEBUG_MMU
2650
            DPRINTF_MMU("dmmu data access replaced entry [%i]\n", i);
2651 2652
            dump_mmu(env);
#endif
B
blueswir1 已提交
2653 2654
            return;
        }
B
bellard 已提交
2655
    case 0x5f: // D-MMU demap
2656
        demap_tlb(env->dtlb, val, "dmmu", env);
2657
        return;
B
bellard 已提交
2658
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2659 2660
        // XXX
        return;
2661 2662
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2663 2664 2665
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2666 2667 2668 2669 2670 2671 2672 2673
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2674 2675 2676 2677 2678 2679 2680
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2681 2682 2683 2684 2685 2686
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2687
    default:
2688
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2689
        return;
B
bellard 已提交
2690 2691
    }
}
2692
#endif /* CONFIG_USER_ONLY */
2693

B
blueswir1 已提交
2694 2695 2696
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2697 2698
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2699
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2741
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2742 2743
{
    unsigned int i;
B
blueswir1 已提交
2744
    target_ulong val;
2745

2746
    helper_check_align(addr, 3);
2747 2748 2749 2750 2751
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2752 2753 2754 2755
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2756
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2757
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2758 2759
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2760
            addr += 4;
2761 2762 2763 2764 2765 2766 2767
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2768
    val = helper_ld_asi(addr, asi, size, 0);
2769 2770 2771
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2772
        *((uint32_t *)&env->fpr[rd]) = val;
2773 2774
        break;
    case 8:
B
blueswir1 已提交
2775
        *((int64_t *)&DT0) = val;
2776
        break;
B
blueswir1 已提交
2777 2778 2779
    case 16:
        // XXX
        break;
2780 2781 2782
    }
}

B
blueswir1 已提交
2783
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2784 2785
{
    unsigned int i;
B
blueswir1 已提交
2786
    target_ulong val = 0;
2787

2788
    helper_check_align(addr, 3);
2789
    switch (asi) {
B
blueswir1 已提交
2790 2791
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2792 2793 2794 2795
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2796 2797 2798 2799
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2800
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2801
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2802 2803 2804
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2815
        val = *((uint32_t *)&env->fpr[rd]);
2816 2817
        break;
    case 8:
B
blueswir1 已提交
2818
        val = *((int64_t *)&DT0);
2819
        break;
B
blueswir1 已提交
2820 2821 2822
    case 16:
        // XXX
        break;
2823
    }
B
blueswir1 已提交
2824 2825 2826 2827 2828 2829 2830 2831
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2832
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2833 2834
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2835 2836
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2837
    return ret;
2838 2839
}

B
blueswir1 已提交
2840 2841 2842 2843 2844 2845
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2846 2847
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2848 2849
    return ret;
}
2850
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2851 2852

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2853
void helper_rett(void)
2854
{
2855 2856
    unsigned int cwp;

2857 2858 2859
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2860
    env->psret = 1;
2861
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2862 2863 2864 2865 2866 2867
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2868
#endif
2869

B
blueswir1 已提交
2870 2871 2872 2873 2874
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2875
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2897
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2914 2915
void helper_stdf(target_ulong addr, int mem_idx)
{
2916
    helper_check_align(addr, 7);
B
blueswir1 已提交
2917 2918 2919
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2920
        stfq_user(addr, DT0);
B
blueswir1 已提交
2921 2922
        break;
    case 1:
2923
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2924 2925 2926
        break;
#ifdef TARGET_SPARC64
    case 2:
2927
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2928 2929 2930 2931 2932 2933
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2934
    address_mask(env, &addr);
2935
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2936 2937 2938 2939 2940
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2941
    helper_check_align(addr, 7);
B
blueswir1 已提交
2942 2943 2944
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2945
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2946 2947
        break;
    case 1:
2948
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2949 2950 2951
        break;
#ifdef TARGET_SPARC64
    case 2:
2952
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2953 2954 2955 2956 2957 2958
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2959
    address_mask(env, &addr);
2960
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2961 2962 2963
#endif
}

B
blueswir1 已提交
2964
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2965 2966 2967 2968
{
    // XXX add 128 bit load
    CPU_QuadU u;

2969
    helper_check_align(addr, 7);
B
blueswir1 已提交
2970 2971 2972
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2973 2974
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2975 2976 2977
        QT0 = u.q;
        break;
    case 1:
2978 2979
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2980 2981 2982 2983
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2984 2985
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2986 2987 2988 2989 2990 2991 2992
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2993
    address_mask(env, &addr);
2994 2995
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2996
    QT0 = u.q;
B
blueswir1 已提交
2997
#endif
B
blueswir1 已提交
2998 2999
}

B
blueswir1 已提交
3000
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
3001 3002 3003 3004
{
    // XXX add 128 bit store
    CPU_QuadU u;

3005
    helper_check_align(addr, 7);
B
blueswir1 已提交
3006 3007 3008 3009
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
3010 3011
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
3012 3013 3014
        break;
    case 1:
        u.q = QT0;
3015 3016
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
3017 3018 3019 3020
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
3021 3022
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
3023 3024 3025 3026 3027 3028
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
3029
    u.q = QT0;
B
blueswir1 已提交
3030
    address_mask(env, &addr);
3031 3032
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
3033
#endif
B
blueswir1 已提交
3034
}
B
blueswir1 已提交
3035

3036
static inline void set_fsr(void)
3037
{
B
bellard 已提交
3038
    int rnd_mode;
B
blueswir1 已提交
3039

3040 3041
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
3042
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
3043
        break;
B
bellard 已提交
3044
    default:
3045
    case FSR_RD_ZERO:
B
bellard 已提交
3046
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
3047
        break;
3048
    case FSR_RD_POS:
B
bellard 已提交
3049
        rnd_mode = float_round_up;
B
blueswir1 已提交
3050
        break;
3051
    case FSR_RD_NEG:
B
bellard 已提交
3052
        rnd_mode = float_round_down;
B
blueswir1 已提交
3053
        break;
3054
    }
B
bellard 已提交
3055
    set_float_rounding_mode(rnd_mode, &env->fp_status);
3056
}
B
bellard 已提交
3057

3058
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
3059
{
3060 3061
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
3062 3063
}

3064 3065 3066 3067 3068 3069 3070 3071
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
3072
void helper_debug(void)
B
bellard 已提交
3073 3074 3075 3076
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
3077

B
bellard 已提交
3078
#ifndef TARGET_SPARC64
3079 3080 3081 3082 3083 3084
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3085
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

3096
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3097 3098 3099 3100 3101 3102
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
3103
void helper_wrpsr(target_ulong new_psr)
3104
{
3105
    if ((new_psr & PSR_CWP) >= env->nwindows)
3106 3107
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
3108
        PUT_PSR(env, new_psr);
3109 3110
}

B
blueswir1 已提交
3111
target_ulong helper_rdpsr(void)
3112
{
B
blueswir1 已提交
3113
    return GET_PSR(env);
3114
}
B
bellard 已提交
3115 3116

#else
3117 3118 3119 3120 3121 3122
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3123
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

3144
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
3158
    if (env->cansave != env->nwindows - 2) {
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
3177
    if (env->cleanwin < env->nwindows - 1)
3178 3179 3180 3181 3182 3183 3184
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
3206

3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
3238
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
3239
{
B
blueswir1 已提交
3240
    return ctpop64(val);
B
bellard 已提交
3241
}
B
bellard 已提交
3242

3243
static inline uint64_t *get_gregset(uint32_t pstate)
B
bellard 已提交
3244 3245 3246 3247
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
3248
        return env->bgregs;
B
bellard 已提交
3249
    case PS_AG:
B
blueswir1 已提交
3250
        return env->agregs;
B
bellard 已提交
3251
    case PS_MG:
B
blueswir1 已提交
3252
        return env->mgregs;
B
bellard 已提交
3253
    case PS_IG:
B
blueswir1 已提交
3254
        return env->igregs;
B
bellard 已提交
3255 3256 3257
    }
}

3258
static inline void change_pstate(uint32_t new_pstate)
B
bellard 已提交
3259
{
3260
    uint32_t pstate_regs, new_pstate_regs;
B
bellard 已提交
3261 3262
    uint64_t *src, *dst;

3263 3264 3265 3266 3267
    if (env->def->features & CPU_FEATURE_GL) {
        // PS_AG is not implemented in this case
        new_pstate &= ~PS_AG;
    }

B
bellard 已提交
3268 3269
    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
3270

B
bellard 已提交
3271
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
3272 3273 3274 3275 3276
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
3277 3278 3279 3280
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
3281
void helper_wrpstate(target_ulong new_state)
3282
{
3283
    change_pstate(new_state & 0xf3f);
3284 3285
}

B
blueswir1 已提交
3286
void helper_done(void)
B
bellard 已提交
3287
{
3288 3289
    trap_state* tsptr = cpu_tsptr(env);

3290
    env->pc = tsptr->tnpc;
3291 3292 3293 3294 3295
    env->npc = tsptr->tnpc + 4;
    PUT_CCR(env, tsptr->tstate >> 32);
    env->asi = (tsptr->tstate >> 24) & 0xff;
    change_pstate((tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, tsptr->tstate & 0xff);
B
blueswir1 已提交
3296
    env->tl--;
B
bellard 已提交
3297 3298
}

B
blueswir1 已提交
3299
void helper_retry(void)
B
bellard 已提交
3300
{
3301 3302 3303 3304 3305 3306 3307 3308
    trap_state* tsptr = cpu_tsptr(env);

    env->pc = tsptr->tpc;
    env->npc = tsptr->tnpc;
    PUT_CCR(env, tsptr->tstate >> 32);
    env->asi = (tsptr->tstate >> 24) & 0xff;
    change_pstate((tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, tsptr->tstate & 0xff);
B
blueswir1 已提交
3309
    env->tl--;
B
bellard 已提交
3310
}
3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
3326
#endif
3327

B
blueswir1 已提交
3328
void helper_flush(target_ulong addr)
3329
{
B
blueswir1 已提交
3330 3331
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
3332 3333
}

B
blueswir1 已提交
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

3371 3372 3373 3374 3375
trap_state* cpu_tsptr(CPUState* env)
{
    return &env->ts[env->tl & MAXTL_MASK];
}

B
blueswir1 已提交
3376 3377 3378
void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;
3379
    trap_state* tsptr;
B
blueswir1 已提交
3380 3381

#ifdef DEBUG_PCALL
3382
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3400
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
3401 3402 3403 3404
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3405
        log_cpu_state(env, 0);
B
blueswir1 已提交
3406 3407 3408 3409 3410
#if 0
        {
            int i;
            uint8_t *ptr;

3411
            qemu_log("       code=");
B
blueswir1 已提交
3412 3413
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3414
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3415
            }
3416
            qemu_log("\n");
B
blueswir1 已提交
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
3436 3437 3438
    tsptr = cpu_tsptr(env);

    tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
B
blueswir1 已提交
3439 3440
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
3441 3442 3443
    tsptr->tpc = env->pc;
    tsptr->tnpc = env->npc;
    tsptr->tt = intno;
3444 3445 3446 3447 3448 3449 3450

    switch (intno) {
    case TT_IVEC:
        change_pstate(PS_PEF | PS_PRIV | PS_IG);
        break;
    case TT_TFAULT:
    case TT_DFAULT:
3451 3452 3453
    case TT_TMISS ... TT_TMISS + 3:
    case TT_DMISS ... TT_DMISS + 3:
    case TT_DPROT ... TT_DPROT + 3:
3454 3455 3456 3457 3458
        change_pstate(PS_PEF | PS_PRIV | PS_MG);
        break;
    default:
        change_pstate(PS_PEF | PS_PRIV | PS_AG);
        break;
B
blueswir1 已提交
3459
    }
3460

B
blueswir1 已提交
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
3471
    env->exception_index = -1;
3472
}
B
blueswir1 已提交
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3508

B
blueswir1 已提交
3509
void do_interrupt(CPUState *env)
3510
{
B
blueswir1 已提交
3511 3512 3513
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3514
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3528
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3529 3530 3531
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3532
        log_cpu_state(env, 0);
B
blueswir1 已提交
3533 3534 3535 3536 3537
#if 0
        {
            int i;
            uint8_t *ptr;

3538
            qemu_log("       code=");
B
blueswir1 已提交
3539 3540
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3541
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3542
            }
3543
            qemu_log("\n");
B
blueswir1 已提交
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
3566
    env->exception_index = -1;
3567
}
B
blueswir1 已提交
3568
#endif
3569

3570
#if !defined(CONFIG_USER_ONLY)
3571

3572 3573 3574
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3575
#define MMUSUFFIX _mmu
3576
#define ALIGNED_ONLY
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3608 3609 3610
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3611
#ifdef DEBUG_UNALIGNED
3612 3613
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3614
#endif
3615
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3616
    raise_exception(TT_UNALIGNED);
3617
}
3618 3619 3620 3621 3622

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3623
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3624 3625 3626 3627 3628 3629 3630 3631 3632
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3633
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3634
    if (ret) {
3635
        cpu_restore_state2(retaddr);
3636 3637 3638 3639 3640 3641
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3642 3643

#ifndef TARGET_SPARC64
A
Anthony Liguori 已提交
3644
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3645
                          int is_asi, int size)
3646 3647 3648 3649 3650 3651 3652
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3653 3654
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3655
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3656
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3657 3658
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3659
    else
3660 3661 3662 3663
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3664
#endif
3665
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3666
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3678 3679 3680 3681
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3682 3683 3684 3685
    }
    env = saved_env;
}
#else
A
Anthony Liguori 已提交
3686
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3687
                          int is_asi, int size)
3688 3689 3690 3691 3692 3693 3694
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3695 3696

#ifdef DEBUG_UNASSIGNED
B
blueswir1 已提交
3697 3698
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3699
#endif
3700

3701 3702 3703 3704
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3705 3706

    env = saved_env;
3707 3708
}
#endif
3709

B
blueswir1 已提交
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif