op_helper.c 100.0 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15 16 17 18
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
19
#define DPRINTF_MMU(fmt, args...) do {} while (0)
20 21 22 23 24 25
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
26
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
27 28
#endif

29 30 31 32 33
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
    int tsb_split = (env->dmmuregs[5] & 0x1000ULL) ? 1 : 0;
    int tsb_size  = env->dmmuregs[5] & 0xf;

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

#endif

B
blueswir1 已提交
92 93 94 95 96 97 98 99
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
100
static void raise_exception(int tt)
B
bellard 已提交
101 102 103
{
    env->exception_index = tt;
    cpu_loop_exit();
104
}
B
bellard 已提交
105

P
pbrook 已提交
106 107 108 109 110
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
111 112 113 114 115
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
116 117
void helper_check_align(target_ulong addr, uint32_t align)
{
118 119 120 121 122
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
123
        raise_exception(TT_UNALIGNED);
124
    }
B
blueswir1 已提交
125 126
}

127 128 129
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
130
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
131
    {                                                           \
B
blueswir1 已提交
132
        return float32_ ## name (src1, src2, &env->fp_status);  \
133 134 135 136
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
137 138 139 140
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
141 142 143 144 145 146 147 148
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

149
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
150
{
151 152
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
153 154
                      &env->fp_status);
}
B
blueswir1 已提交
155

B
blueswir1 已提交
156 157 158 159 160 161 162
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
163
float32 helper_fnegs(float32 src)
164
{
B
blueswir1 已提交
165
    return float32_chs(src);
166 167
}

168 169
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
170
{
171
    DT0 = float64_chs(DT1);
172
}
B
blueswir1 已提交
173 174 175 176 177 178

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
179 180

/* Integer to float conversion.  */
B
blueswir1 已提交
181
float32 helper_fitos(int32_t src)
B
bellard 已提交
182
{
B
blueswir1 已提交
183
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
184 185
}

186
void helper_fitod(int32_t src)
B
bellard 已提交
187
{
188
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
189
}
190

191
void helper_fitoq(int32_t src)
B
blueswir1 已提交
192
{
193
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
194 195
}

B
blueswir1 已提交
196
#ifdef TARGET_SPARC64
197
float32 helper_fxtos(void)
B
blueswir1 已提交
198
{
199
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
200 201
}

202
F_HELPER(xto, d)
B
blueswir1 已提交
203 204 205
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
206

B
blueswir1 已提交
207 208 209 210 211
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
212 213 214
#undef F_HELPER

/* floating point conversion */
215
float32 helper_fdtos(void)
216
{
217
    return float64_to_float32(DT1, &env->fp_status);
218 219
}

220
void helper_fstod(float32 src)
221
{
222
    DT0 = float32_to_float64(src, &env->fp_status);
223
}
224

225
float32 helper_fqtos(void)
B
blueswir1 已提交
226
{
227
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
228 229
}

230
void helper_fstoq(float32 src)
B
blueswir1 已提交
231
{
232
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
233 234 235 236 237 238 239 240 241 242 243 244
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

245
/* Float to integer conversion.  */
B
blueswir1 已提交
246
int32_t helper_fstoi(float32 src)
247
{
B
blueswir1 已提交
248
    return float32_to_int32_round_to_zero(src, &env->fp_status);
249 250
}

251
int32_t helper_fdtoi(void)
252
{
253
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
254 255
}

256
int32_t helper_fqtoi(void)
B
blueswir1 已提交
257
{
258
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
259 260
}

261
#ifdef TARGET_SPARC64
262
void helper_fstox(float32 src)
263
{
264
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
265 266 267 268 269 270 271
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
272 273 274 275 276
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

277 278 279 280 281
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
282 283 284 285
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    *((uint64_t *)&DT0) = tmp;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
506 507 508 509
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
530
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
531 532 533
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
534 535
        s.l = src1;                                     \
        d.l = src2;                                     \
536 537 538 539
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
540
        return d.l;                                     \
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
556
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
557 558 559
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
560 561
        s.l = src1;                                     \
        d.l = src2;                                     \
562 563 564
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
565
        return d.l;                                     \
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
647
float32 helper_fabss(float32 src)
648
{
B
blueswir1 已提交
649
    return float32_abs(src);
650 651
}

B
bellard 已提交
652
#ifdef TARGET_SPARC64
653
void helper_fabsd(void)
B
bellard 已提交
654 655 656
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
657 658 659 660 661 662

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
663

B
blueswir1 已提交
664
float32 helper_fsqrts(float32 src)
665
{
B
blueswir1 已提交
666
    return float32_sqrt(src, &env->fp_status);
667 668
}

669
void helper_fsqrtd(void)
670
{
B
bellard 已提交
671
    DT0 = float64_sqrt(DT1, &env->fp_status);
672 673
}

B
blueswir1 已提交
674 675 676 677 678
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

679
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
680
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
681
    {                                                                   \
B
blueswir1 已提交
682 683
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
684 685 686
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
687
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
688
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
689
                env->fsr |= new_fsr;                                    \
690 691
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
692 693 694 695 696 697
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
698
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
699 700
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
701
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
702 703
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
704
            new_fsr = 0;                                                \
B
bellard 已提交
705 706
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
707
        env->fsr |= new_fsr;                                            \
708
    }
B
blueswir1 已提交
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
739

B
blueswir1 已提交
740
GEN_FCMPS(fcmps, float32, 0, 0);
741 742
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
743
GEN_FCMPS(fcmpes, float32, 0, 1);
744
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
745

B
blueswir1 已提交
746 747 748
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

749 750 751 752 753 754 755 756 757 758
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

B
Blue Swirl 已提交
759 760 761 762 763 764 765 766 767 768 769
static inline uint32_t get_NZ_icc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!(dst & 0xffffffffULL))
        ret |= PSR_ZERO;
    if ((int32_t) (dst & 0xffffffffULL) < 0)
        ret |= PSR_NEG;
    return ret;
}

770 771 772 773 774 775 776 777 778 779 780
#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

B
Blue Swirl 已提交
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
static inline uint32_t get_NZ_xcc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!dst)
        ret |= PSR_ZERO;
    if ((int64_t)dst < 0)
        ret |= PSR_NEG;
    return ret;
}
#endif

static inline uint32_t get_C_add_icc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if ((dst & 0xffffffffULL) < (src1 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_icc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_add_xcc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if (dst < src1)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_xcc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add_xcc(void)
{
    return get_C_add_xcc(CC_DST, CC_SRC);
}
861 862
#endif

B
Blue Swirl 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
static uint32_t compute_all_addx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx(void)
{
    uint32_t ret;

    ret = get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_addx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx_xcc(void)
{
    uint32_t ret;

    ret = get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    return ret;
}
#endif

B
Blue Swirl 已提交
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
static inline uint32_t get_V_tag_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 | src2) & 0x3)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_tadd(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tadd(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_taddtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_taddtv(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

B
Blue Swirl 已提交
944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
static inline uint32_t get_C_sub_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 & 0xffffffffULL) < (src2 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub(void)
{
    return get_C_sub_icc(CC_SRC, CC_SRC2);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_sub_xcc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if (src1 < src2)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_xcc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub_xcc(void)
{
    return get_C_sub_xcc(CC_SRC, CC_SRC2);
}
#endif

B
Blue Swirl 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static uint32_t compute_all_subx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx(void)
{
    uint32_t ret;

    ret = get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_subx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx_xcc(void)
{
    uint32_t ret;

    ret = get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    return ret;
}
#endif

B
Blue Swirl 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static uint32_t compute_all_tsub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tsub(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_tsubtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_tsubtv(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
static uint32_t compute_all_logic(void)
{
    return get_NZ_icc(CC_DST);
}

static uint32_t compute_C_logic(void)
{
    return 0;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_logic_xcc(void)
{
    return get_NZ_xcc(CC_DST);
}
#endif

1103 1104 1105 1106 1107 1108 1109 1110
typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
B
Blue Swirl 已提交
1111
    [CC_OP_ADD] = { compute_all_add, compute_C_add },
B
Blue Swirl 已提交
1112
    [CC_OP_ADDX] = { compute_all_addx, compute_C_addx },
B
Blue Swirl 已提交
1113 1114
    [CC_OP_TADD] = { compute_all_tadd, compute_C_tadd },
    [CC_OP_TADDTV] = { compute_all_taddtv, compute_C_taddtv },
B
Blue Swirl 已提交
1115
    [CC_OP_SUB] = { compute_all_sub, compute_C_sub },
B
Blue Swirl 已提交
1116
    [CC_OP_SUBX] = { compute_all_subx, compute_C_subx },
B
Blue Swirl 已提交
1117 1118
    [CC_OP_TSUB] = { compute_all_tsub, compute_C_tsub },
    [CC_OP_TSUBTV] = { compute_all_tsubtv, compute_C_tsubtv },
1119
    [CC_OP_LOGIC] = { compute_all_logic, compute_C_logic },
1120 1121 1122 1123 1124 1125
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
B
Blue Swirl 已提交
1126
    [CC_OP_ADD] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1127
    [CC_OP_ADDX] = { compute_all_addx_xcc, compute_C_addx_xcc },
B
Blue Swirl 已提交
1128 1129
    [CC_OP_TADD] = { compute_all_add_xcc, compute_C_add_xcc },
    [CC_OP_TADDTV] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1130
    [CC_OP_SUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
B
Blue Swirl 已提交
1131
    [CC_OP_SUBX] = { compute_all_subx_xcc, compute_C_subx_xcc },
B
Blue Swirl 已提交
1132 1133
    [CC_OP_TSUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
    [CC_OP_TSUBTV] = { compute_all_sub_xcc, compute_C_sub_xcc },
1134
    [CC_OP_LOGIC] = { compute_all_logic_xcc, compute_C_logic },
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
1159
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1160
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
1161
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
1162
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
1163

B
blueswir1 已提交
1164
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
1165
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
1166
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
1167

B
blueswir1 已提交
1168
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
1169
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
1170
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
1171

B
blueswir1 已提交
1172
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
1173
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
1174
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
1175

B
blueswir1 已提交
1176
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
1177
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
1178
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
1179

B
blueswir1 已提交
1180
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
1181
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
1182 1183
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
1184
#undef GEN_FCMPS
B
bellard 已提交
1185

B
blueswir1 已提交
1186 1187
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
1188 1189 1190
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
1191 1192
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
1193 1194
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
1195 1196 1197 1198
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
1199 1200 1201
}
#endif

B
blueswir1 已提交
1202 1203 1204 1205
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
1206 1207 1208 1209
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
1210 1211
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
1212 1213
        break;
    case 2:
B
blueswir1 已提交
1214 1215
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
1216 1217
        break;
    case 4:
B
blueswir1 已提交
1218 1219
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
1220 1221
        break;
    case 8:
B
blueswir1 已提交
1222 1223
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
1224 1225 1226 1227 1228
        break;
    }
}
#endif

B
blueswir1 已提交
1229 1230 1231
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1232
{
B
blueswir1 已提交
1233
    uint64_t ret = 0;
1234
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
1235
    uint32_t last_addr = addr;
1236
#endif
B
bellard 已提交
1237

1238
    helper_check_align(addr, size - 1);
B
bellard 已提交
1239
    switch (asi) {
1240
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1241
        switch (addr) {
1242
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
1243 1244 1245
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1246 1247
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1248 1249 1250 1251 1252
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1253 1254
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1255
            break;
1256 1257
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
1258
                ret = env->mxccregs[5];
1259 1260
                // should we do something here?
            } else
B
blueswir1 已提交
1261 1262
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1263
            break;
1264
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
1265 1266 1267
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
1268 1269
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1270 1271
            break;
        default:
B
blueswir1 已提交
1272 1273
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1274 1275
            break;
        }
B
blueswir1 已提交
1276
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
1277
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
1278
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
1279 1280 1281
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1282
        break;
1283
    case 3: /* MMU probe */
B
blueswir1 已提交
1284 1285 1286
        {
            int mmulev;

B
blueswir1 已提交
1287
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
1288 1289
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
1290 1291 1292 1293
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
1294 1295
        }
        break;
1296
    case 4: /* read MMU regs */
B
blueswir1 已提交
1297
        {
B
blueswir1 已提交
1298
            int reg = (addr >> 8) & 0x1f;
1299

B
blueswir1 已提交
1300 1301
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
1302 1303 1304 1305 1306
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
1307
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
1308 1309
        }
        break;
B
blueswir1 已提交
1310 1311 1312 1313
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1314 1315 1316
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1317
            ret = ldub_code(addr);
1318 1319
            break;
        case 2:
1320
            ret = lduw_code(addr);
1321 1322 1323
            break;
        default:
        case 4:
1324
            ret = ldl_code(addr);
1325 1326
            break;
        case 8:
1327
            ret = ldq_code(addr);
1328 1329 1330
            break;
        }
        break;
1331 1332 1333
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1334
            ret = ldub_user(addr);
1335 1336
            break;
        case 2:
1337
            ret = lduw_user(addr);
1338 1339 1340
            break;
        default:
        case 4:
1341
            ret = ldl_user(addr);
1342 1343
            break;
        case 8:
1344
            ret = ldq_user(addr);
1345 1346 1347 1348 1349 1350
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1351
            ret = ldub_kernel(addr);
1352 1353
            break;
        case 2:
1354
            ret = lduw_kernel(addr);
1355 1356 1357
            break;
        default:
        case 4:
1358
            ret = ldl_kernel(addr);
1359 1360
            break;
        case 8:
1361
            ret = ldq_kernel(addr);
1362 1363 1364
            break;
        }
        break;
1365 1366 1367 1368 1369 1370
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1371 1372
        switch(size) {
        case 1:
B
blueswir1 已提交
1373
            ret = ldub_phys(addr);
B
bellard 已提交
1374 1375
            break;
        case 2:
1376
            ret = lduw_phys(addr);
B
bellard 已提交
1377 1378 1379
            break;
        default:
        case 4:
1380
            ret = ldl_phys(addr);
B
bellard 已提交
1381
            break;
B
bellard 已提交
1382
        case 8:
1383
            ret = ldq_phys(addr);
B
blueswir1 已提交
1384
            break;
B
bellard 已提交
1385
        }
B
blueswir1 已提交
1386
        break;
1387
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1388 1389
        switch(size) {
        case 1:
B
blueswir1 已提交
1390
            ret = ldub_phys((target_phys_addr_t)addr
1391 1392 1393
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1394
            ret = lduw_phys((target_phys_addr_t)addr
1395 1396 1397 1398
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1399
            ret = ldl_phys((target_phys_addr_t)addr
1400 1401 1402
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1403
            ret = ldq_phys((target_phys_addr_t)addr
1404
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1405
            break;
1406
        }
B
blueswir1 已提交
1407
        break;
B
blueswir1 已提交
1408 1409 1410
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1411 1412 1413
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016llx\n", reg, ret);
        }
        break;
B
blueswir1 已提交
1436
    case 8: /* User code access, XXX */
1437
    default:
1438
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1439 1440
        ret = 0;
        break;
1441
    }
1442 1443 1444
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1445
            ret = (int8_t) ret;
B
blueswir1 已提交
1446
            break;
1447
        case 2:
B
blueswir1 已提交
1448 1449 1450 1451
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1452
            break;
1453 1454 1455 1456
        default:
            break;
        }
    }
1457
#ifdef DEBUG_ASI
B
blueswir1 已提交
1458
    dump_asi("read ", last_addr, asi, size, ret);
1459
#endif
B
blueswir1 已提交
1460
    return ret;
1461 1462
}

B
blueswir1 已提交
1463
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1464
{
1465
    helper_check_align(addr, size - 1);
1466
    switch(asi) {
1467
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1468
        switch (addr) {
1469 1470
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1471
                env->mxccdata[0] = val;
1472
            else
B
blueswir1 已提交
1473 1474
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1475 1476 1477
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1478
                env->mxccdata[1] = val;
1479
            else
B
blueswir1 已提交
1480 1481
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1482 1483 1484
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1485
                env->mxccdata[2] = val;
1486
            else
B
blueswir1 已提交
1487 1488
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1489 1490 1491
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1492
                env->mxccdata[3] = val;
1493
            else
B
blueswir1 已提交
1494 1495
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1496 1497 1498
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1499
                env->mxccregs[0] = val;
1500
            else
B
blueswir1 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1511 1512 1513
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1514
                env->mxccregs[1] = val;
1515
            else
B
blueswir1 已提交
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1526 1527 1528
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1529
                env->mxccregs[3] = val;
1530
            else
B
blueswir1 已提交
1531 1532
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1533 1534 1535
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1536
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1537
                    | val;
1538
            else
B
blueswir1 已提交
1539 1540
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1541 1542
            break;
        case 0x01c00e00: /* MXCC error register  */
1543
            // writing a 1 bit clears the error
1544
            if (size == 8)
B
blueswir1 已提交
1545
                env->mxccregs[6] &= ~val;
1546
            else
B
blueswir1 已提交
1547 1548
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1549 1550 1551
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1552
                env->mxccregs[7] = val;
1553
            else
B
blueswir1 已提交
1554 1555
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1556 1557
            break;
        default:
B
blueswir1 已提交
1558 1559
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1560 1561
            break;
        }
1562 1563
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1564 1565 1566
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1567
        break;
1568
    case 3: /* MMU flush */
B
blueswir1 已提交
1569 1570
        {
            int mmulev;
B
bellard 已提交
1571

B
blueswir1 已提交
1572
            mmulev = (addr >> 8) & 15;
1573
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1574 1575
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1576
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1587
#ifdef DEBUG_MMU
B
blueswir1 已提交
1588
            dump_mmu(env);
B
bellard 已提交
1589
#endif
B
blueswir1 已提交
1590
        }
1591
        break;
1592
    case 4: /* write MMU regs */
B
blueswir1 已提交
1593
        {
B
blueswir1 已提交
1594
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1595
            uint32_t oldreg;
1596

B
blueswir1 已提交
1597
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1598
            switch(reg) {
1599
            case 0: // Control Register
B
blueswir1 已提交
1600
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1601
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1602 1603
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1604 1605
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1606 1607
                    tlb_flush(env, 1);
                break;
1608
            case 1: // Context Table Pointer Register
1609
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1610 1611
                break;
            case 2: // Context Register
1612
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1613 1614 1615 1616 1617 1618
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1619 1620 1621 1622
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1623
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1624
                break;
1625
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1626
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1627
                break;
1628
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1629
                env->mmuregs[4] = val;
B
blueswir1 已提交
1630
                break;
B
bellard 已提交
1631
            default:
B
blueswir1 已提交
1632
                env->mmuregs[reg] = val;
B
bellard 已提交
1633 1634 1635
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1636 1637
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1638
            }
1639
#ifdef DEBUG_MMU
B
blueswir1 已提交
1640
            dump_mmu(env);
B
bellard 已提交
1641
#endif
B
blueswir1 已提交
1642
        }
1643
        break;
B
blueswir1 已提交
1644 1645 1646 1647
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1648 1649 1650
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1651
            stb_user(addr, val);
1652 1653
            break;
        case 2:
1654
            stw_user(addr, val);
1655 1656 1657
            break;
        default:
        case 4:
1658
            stl_user(addr, val);
1659 1660
            break;
        case 8:
1661
            stq_user(addr, val);
1662 1663 1664 1665 1666 1667
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1668
            stb_kernel(addr, val);
1669 1670
            break;
        case 2:
1671
            stw_kernel(addr, val);
1672 1673 1674
            break;
        default:
        case 4:
1675
            stl_kernel(addr, val);
1676 1677
            break;
        case 8:
1678
            stq_kernel(addr, val);
1679 1680 1681
            break;
        }
        break;
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1692
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1693
        {
B
blueswir1 已提交
1694 1695
            // val = src
            // addr = dst
B
blueswir1 已提交
1696
            // copy 32 bytes
1697
            unsigned int i;
B
blueswir1 已提交
1698
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1699

1700 1701 1702 1703
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1704
        }
1705
        break;
B
bellard 已提交
1706
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1707
        {
B
blueswir1 已提交
1708 1709
            // addr = dst
            // fill 32 bytes with val
1710
            unsigned int i;
B
blueswir1 已提交
1711
            uint32_t dst = addr & 7;
1712 1713 1714

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1715
        }
1716
        break;
1717
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1718
        {
B
bellard 已提交
1719 1720
            switch(size) {
            case 1:
B
blueswir1 已提交
1721
                stb_phys(addr, val);
B
bellard 已提交
1722 1723
                break;
            case 2:
1724
                stw_phys(addr, val);
B
bellard 已提交
1725 1726 1727
                break;
            case 4:
            default:
1728
                stl_phys(addr, val);
B
bellard 已提交
1729
                break;
B
bellard 已提交
1730
            case 8:
1731
                stq_phys(addr, val);
B
bellard 已提交
1732
                break;
B
bellard 已提交
1733
            }
B
blueswir1 已提交
1734
        }
1735
        break;
B
blueswir1 已提交
1736
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1737
        {
1738 1739
            switch(size) {
            case 1:
B
blueswir1 已提交
1740 1741
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1742 1743
                break;
            case 2:
1744
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1745
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1746 1747 1748
                break;
            case 4:
            default:
1749
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1750
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1751 1752
                break;
            case 8:
1753
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1754
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1755 1756
                break;
            }
B
blueswir1 已提交
1757
        }
1758
        break;
B
blueswir1 已提交
1759 1760 1761
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1762 1763
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1764 1765
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1766
    case 0x4c: /* breakpoint action */
1767
        break;
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016llx\n", reg,
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1790
    case 8: /* User code access, XXX */
1791
    case 9: /* Supervisor code access, XXX */
1792
    default:
1793
        do_unassigned_access(addr, 1, 0, asi, size);
1794
        break;
1795
    }
1796
#ifdef DEBUG_ASI
B
blueswir1 已提交
1797
    dump_asi("write", addr, asi, size, val);
1798
#endif
1799 1800
}

1801 1802 1803 1804
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1805
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1806 1807
{
    uint64_t ret = 0;
B
blueswir1 已提交
1808 1809 1810
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1811 1812 1813 1814

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1815
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1816
    address_mask(env, &addr);
1817

1818 1819 1820
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1821 1822 1823 1824 1825 1826 1827 1828 1829
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1830 1831 1832
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1833
                ret = ldub_raw(addr);
1834 1835
                break;
            case 2:
1836
                ret = lduw_raw(addr);
1837 1838
                break;
            case 4:
1839
                ret = ldl_raw(addr);
1840 1841 1842
                break;
            default:
            case 8:
1843
                ret = ldq_raw(addr);
1844 1845 1846 1847 1848 1849
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1874
            break;
1875 1876
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1877
            break;
1878 1879
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1880
            break;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1893
            break;
1894 1895
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1896
            break;
1897 1898
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1899
            break;
1900 1901 1902 1903
        default:
            break;
        }
    }
B
blueswir1 已提交
1904 1905 1906 1907
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1908 1909
}

B
blueswir1 已提交
1910
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1911
{
B
blueswir1 已提交
1912 1913 1914
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1915 1916 1917
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1918
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1919
    address_mask(env, &addr);
1920

1921 1922 1923 1924 1925 1926
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1927
            addr = bswap16(addr);
B
blueswir1 已提交
1928
            break;
1929
        case 4:
B
blueswir1 已提交
1930
            addr = bswap32(addr);
B
blueswir1 已提交
1931
            break;
1932
        case 8:
B
blueswir1 已提交
1933
            addr = bswap64(addr);
B
blueswir1 已提交
1934
            break;
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1948
                stb_raw(addr, val);
1949 1950
                break;
            case 2:
1951
                stw_raw(addr, val);
1952 1953
                break;
            case 4:
1954
                stl_raw(addr, val);
1955 1956 1957
                break;
            case 8:
            default:
1958
                stq_raw(addr, val);
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
1973
        do_unassigned_access(addr, 1, 0, 1, size);
1974 1975 1976 1977 1978
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1979

B
blueswir1 已提交
1980
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1981
{
B
bellard 已提交
1982
    uint64_t ret = 0;
B
blueswir1 已提交
1983 1984 1985
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1986

B
blueswir1 已提交
1987
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1988 1989
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1990
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1991
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1992

1993
    helper_check_align(addr, size - 1);
B
bellard 已提交
1994
    switch (asi) {
B
blueswir1 已提交
1995 1996 1997 1998 1999 2000 2001 2002 2003
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
2004 2005 2006 2007
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2008 2009
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2010
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2011 2012
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2013 2014
                switch(size) {
                case 1:
B
blueswir1 已提交
2015
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
2016 2017
                    break;
                case 2:
2018
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
2019 2020
                    break;
                case 4:
2021
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
2022 2023 2024
                    break;
                default:
                case 8:
2025
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
2026 2027 2028 2029 2030
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2031
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
2032 2033
                    break;
                case 2:
2034
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
2035 2036
                    break;
                case 4:
2037
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
2038 2039 2040
                    break;
                default:
                case 8:
2041
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
2042 2043
                    break;
                }
2044 2045 2046 2047
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2048
                ret = ldub_user(addr);
2049 2050
                break;
            case 2:
2051
                ret = lduw_user(addr);
2052 2053
                break;
            case 4:
2054
                ret = ldl_user(addr);
2055 2056 2057
                break;
            default:
            case 8:
2058
                ret = ldq_user(addr);
2059 2060 2061 2062
                break;
            }
        }
        break;
B
bellard 已提交
2063 2064
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2065 2066
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2067
        {
B
bellard 已提交
2068 2069
            switch(size) {
            case 1:
B
blueswir1 已提交
2070
                ret = ldub_phys(addr);
B
bellard 已提交
2071 2072
                break;
            case 2:
2073
                ret = lduw_phys(addr);
B
bellard 已提交
2074 2075
                break;
            case 4:
2076
                ret = ldl_phys(addr);
B
bellard 已提交
2077 2078 2079
                break;
            default:
            case 8:
2080
                ret = ldq_phys(addr);
B
bellard 已提交
2081 2082
                break;
            }
B
blueswir1 已提交
2083 2084
            break;
        }
B
blueswir1 已提交
2085 2086 2087 2088 2089
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
2090 2091 2092 2093 2094 2095 2096 2097 2098
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
2099 2100 2101 2102 2103
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
2104
    case 0x81: // Secondary
B
bellard 已提交
2105
    case 0x89: // Secondary LE
B
blueswir1 已提交
2106 2107
        // XXX
        break;
B
bellard 已提交
2108
    case 0x45: // LSU
B
blueswir1 已提交
2109 2110
        ret = env->lsu;
        break;
B
bellard 已提交
2111
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2112
        {
B
blueswir1 已提交
2113
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2114

2115 2116 2117 2118 2119 2120 2121
            if (reg == 0) {
                // I-TSB Tag Target register
                ret = ultrasparc_tag_target(env->immuregs[6]);
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
2122 2123
            break;
        }
B
bellard 已提交
2124
    case 0x51: // I-MMU 8k TSB pointer
2125 2126 2127 2128 2129 2130 2131
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         8*1024);
            break;
        }
B
bellard 已提交
2132
    case 0x52: // I-MMU 64k TSB pointer
2133 2134 2135 2136 2137 2138 2139
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         64*1024);
            break;
        }
2140 2141 2142 2143 2144 2145 2146
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
2147
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
2148
        {
B
blueswir1 已提交
2149
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2150

B
blueswir1 已提交
2151
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
2152 2153
            break;
        }
B
bellard 已提交
2154
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2155
        {
B
blueswir1 已提交
2156
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2157

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
            if (reg == 0) {
                // D-TSB Tag Target register
                ret = ultrasparc_tag_target(env->dmmuregs[6]);
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         64*1024);
B
blueswir1 已提交
2180 2181
            break;
        }
2182 2183 2184 2185 2186 2187 2188
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
2189
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
2190
        {
B
blueswir1 已提交
2191
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2192

B
blueswir1 已提交
2193
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
2194 2195
            break;
        }
2196 2197
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2198 2199 2200
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2201 2202 2203 2204 2205 2206 2207 2208
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
2209
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
2210 2211 2212
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
2213 2214
        // XXX
        break;
B
bellard 已提交
2215 2216 2217 2218
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
2219
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
2220
    default:
2221
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
2222 2223
        ret = 0;
        break;
B
bellard 已提交
2224
    }
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2240
            break;
2241 2242
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2243
            break;
2244 2245
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2246
            break;
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2259
            break;
2260 2261
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2262
            break;
2263 2264
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2265
            break;
2266 2267 2268 2269
        default:
            break;
        }
    }
B
blueswir1 已提交
2270 2271 2272 2273
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
2274 2275
}

B
blueswir1 已提交
2276
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
2277
{
B
blueswir1 已提交
2278 2279 2280
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
2281
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2282 2283
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2284
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2285
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2286

2287
    helper_check_align(addr, size - 1);
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
2299
            addr = bswap16(addr);
B
blueswir1 已提交
2300
            break;
2301
        case 4:
B
blueswir1 已提交
2302
            addr = bswap32(addr);
B
blueswir1 已提交
2303
            break;
2304
        case 8:
B
blueswir1 已提交
2305
            addr = bswap64(addr);
B
blueswir1 已提交
2306
            break;
2307 2308 2309 2310 2311 2312 2313
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
2314
    switch(asi) {
2315 2316 2317 2318
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2319 2320
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2321
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2322 2323
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2324 2325
                switch(size) {
                case 1:
B
blueswir1 已提交
2326
                    stb_hypv(addr, val);
B
blueswir1 已提交
2327 2328
                    break;
                case 2:
2329
                    stw_hypv(addr, val);
B
blueswir1 已提交
2330 2331
                    break;
                case 4:
2332
                    stl_hypv(addr, val);
B
blueswir1 已提交
2333 2334 2335
                    break;
                case 8:
                default:
2336
                    stq_hypv(addr, val);
B
blueswir1 已提交
2337 2338 2339 2340 2341
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2342
                    stb_kernel(addr, val);
B
blueswir1 已提交
2343 2344
                    break;
                case 2:
2345
                    stw_kernel(addr, val);
B
blueswir1 已提交
2346 2347
                    break;
                case 4:
2348
                    stl_kernel(addr, val);
B
blueswir1 已提交
2349 2350 2351
                    break;
                case 8:
                default:
2352
                    stq_kernel(addr, val);
B
blueswir1 已提交
2353 2354
                    break;
                }
2355 2356 2357 2358
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2359
                stb_user(addr, val);
2360 2361
                break;
            case 2:
2362
                stw_user(addr, val);
2363 2364
                break;
            case 4:
2365
                stl_user(addr, val);
2366 2367 2368
                break;
            case 8:
            default:
2369
                stq_user(addr, val);
2370 2371 2372 2373
                break;
            }
        }
        break;
B
bellard 已提交
2374 2375
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2376 2377
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2378
        {
B
bellard 已提交
2379 2380
            switch(size) {
            case 1:
B
blueswir1 已提交
2381
                stb_phys(addr, val);
B
bellard 已提交
2382 2383
                break;
            case 2:
2384
                stw_phys(addr, val);
B
bellard 已提交
2385 2386
                break;
            case 4:
2387
                stl_phys(addr, val);
B
bellard 已提交
2388 2389 2390
                break;
            case 8:
            default:
2391
                stq_phys(addr, val);
B
bellard 已提交
2392 2393
                break;
            }
B
blueswir1 已提交
2394 2395
        }
        return;
B
blueswir1 已提交
2396 2397 2398 2399 2400
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2401 2402 2403 2404 2405
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2406
    case 0x81: // Secondary
B
bellard 已提交
2407
    case 0x89: // Secondary LE
B
blueswir1 已提交
2408 2409
        // XXX
        return;
B
bellard 已提交
2410
    case 0x45: // LSU
B
blueswir1 已提交
2411 2412 2413 2414
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2415
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2416 2417 2418
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2419 2420
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2421
#ifdef DEBUG_MMU
B
blueswir1 已提交
2422
                dump_mmu(env);
B
bellard 已提交
2423
#endif
B
blueswir1 已提交
2424 2425 2426 2427
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2428
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2429
        {
B
blueswir1 已提交
2430
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2431
            uint64_t oldreg;
2432

B
blueswir1 已提交
2433
            oldreg = env->immuregs[reg];
B
bellard 已提交
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2444 2445
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
2446 2447 2448 2449 2450 2451
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
2452
            env->immuregs[reg] = val;
B
bellard 已提交
2453
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
2454 2455
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2456
            }
2457
#ifdef DEBUG_MMU
B
blueswir1 已提交
2458
            dump_mmu(env);
B
bellard 已提交
2459
#endif
B
blueswir1 已提交
2460 2461
            return;
        }
B
bellard 已提交
2462
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2463 2464 2465 2466 2467 2468 2469
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2470
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2471 2472 2473 2474 2475 2476 2477
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2478
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2479 2480 2481 2482 2483 2484
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2485
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2486
        {
2487 2488
            // TODO: auto demap

B
blueswir1 已提交
2489
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2490

B
blueswir1 已提交
2491
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2492
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2493 2494
            return;
        }
B
bellard 已提交
2495
    case 0x57: // I-MMU demap
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->itlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->itlb_tag[i] & mask)) {
                        env->itlb_tag[i] = 0;
                        env->itlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
B
blueswir1 已提交
2512
        return;
B
bellard 已提交
2513
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2514
        {
B
blueswir1 已提交
2515
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2516
            uint64_t oldreg;
2517

B
blueswir1 已提交
2518
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2519 2520 2521 2522 2523
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2524 2525
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2526 2527
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2528
                env->dmmuregs[reg] = val;
B
bellard 已提交
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2539
            env->dmmuregs[reg] = val;
B
bellard 已提交
2540
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2541 2542
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2543
            }
2544
#ifdef DEBUG_MMU
B
blueswir1 已提交
2545
            dump_mmu(env);
B
bellard 已提交
2546
#endif
B
blueswir1 已提交
2547 2548
            return;
        }
B
bellard 已提交
2549
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2550 2551 2552 2553 2554 2555 2556
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2557
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2558 2559 2560 2561 2562 2563 2564
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2565
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2566 2567 2568 2569 2570 2571
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2572
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2573
        {
B
blueswir1 已提交
2574
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2575

B
blueswir1 已提交
2576
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2577
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2578 2579
            return;
        }
B
bellard 已提交
2580
    case 0x5f: // D-MMU demap
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->dtlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->dtlb_tag[i] & mask)) {
                        env->dtlb_tag[i] = 0;
                        env->dtlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
        return;
B
bellard 已提交
2598
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2599 2600
        // XXX
        return;
2601 2602
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2603 2604 2605
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2606 2607 2608 2609 2610 2611 2612 2613
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2614 2615 2616 2617 2618 2619 2620
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2621 2622 2623 2624 2625 2626
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2627
    default:
2628
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2629
        return;
B
bellard 已提交
2630 2631
    }
}
2632
#endif /* CONFIG_USER_ONLY */
2633

B
blueswir1 已提交
2634 2635 2636
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2637 2638
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2639
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2681
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2682 2683
{
    unsigned int i;
B
blueswir1 已提交
2684
    target_ulong val;
2685

2686
    helper_check_align(addr, 3);
2687 2688 2689 2690 2691
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2692 2693 2694 2695
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2696
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2697
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2698 2699
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2700
            addr += 4;
2701 2702 2703 2704 2705 2706 2707
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2708
    val = helper_ld_asi(addr, asi, size, 0);
2709 2710 2711
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2712
        *((uint32_t *)&env->fpr[rd]) = val;
2713 2714
        break;
    case 8:
B
blueswir1 已提交
2715
        *((int64_t *)&DT0) = val;
2716
        break;
B
blueswir1 已提交
2717 2718 2719
    case 16:
        // XXX
        break;
2720 2721 2722
    }
}

B
blueswir1 已提交
2723
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2724 2725
{
    unsigned int i;
B
blueswir1 已提交
2726
    target_ulong val = 0;
2727

2728
    helper_check_align(addr, 3);
2729
    switch (asi) {
B
blueswir1 已提交
2730 2731
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2732 2733 2734 2735
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2736 2737 2738 2739
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2740
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2741
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2742 2743 2744
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2755
        val = *((uint32_t *)&env->fpr[rd]);
2756 2757
        break;
    case 8:
B
blueswir1 已提交
2758
        val = *((int64_t *)&DT0);
2759
        break;
B
blueswir1 已提交
2760 2761 2762
    case 16:
        // XXX
        break;
2763
    }
B
blueswir1 已提交
2764 2765 2766 2767 2768 2769 2770 2771
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2772
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2773 2774
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2775 2776
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2777
    return ret;
2778 2779
}

B
blueswir1 已提交
2780 2781 2782 2783 2784 2785
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2786 2787
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2788 2789
    return ret;
}
2790
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2791 2792

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2793
void helper_rett(void)
2794
{
2795 2796
    unsigned int cwp;

2797 2798 2799
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2800
    env->psret = 1;
2801
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2802 2803 2804 2805 2806 2807
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2808
#endif
2809

B
blueswir1 已提交
2810 2811 2812 2813 2814
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2815
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2837
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2854 2855
void helper_stdf(target_ulong addr, int mem_idx)
{
2856
    helper_check_align(addr, 7);
B
blueswir1 已提交
2857 2858 2859
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2860
        stfq_user(addr, DT0);
B
blueswir1 已提交
2861 2862
        break;
    case 1:
2863
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2864 2865 2866
        break;
#ifdef TARGET_SPARC64
    case 2:
2867
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2868 2869 2870 2871 2872 2873
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2874
    address_mask(env, &addr);
2875
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2876 2877 2878 2879 2880
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2881
    helper_check_align(addr, 7);
B
blueswir1 已提交
2882 2883 2884
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2885
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2886 2887
        break;
    case 1:
2888
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2889 2890 2891
        break;
#ifdef TARGET_SPARC64
    case 2:
2892
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2893 2894 2895 2896 2897 2898
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2899
    address_mask(env, &addr);
2900
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2901 2902 2903
#endif
}

B
blueswir1 已提交
2904
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2905 2906 2907 2908
{
    // XXX add 128 bit load
    CPU_QuadU u;

2909
    helper_check_align(addr, 7);
B
blueswir1 已提交
2910 2911 2912
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2913 2914
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2915 2916 2917
        QT0 = u.q;
        break;
    case 1:
2918 2919
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2920 2921 2922 2923
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2924 2925
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2926 2927 2928 2929 2930 2931 2932
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2933
    address_mask(env, &addr);
2934 2935
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2936
    QT0 = u.q;
B
blueswir1 已提交
2937
#endif
B
blueswir1 已提交
2938 2939
}

B
blueswir1 已提交
2940
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2941 2942 2943 2944
{
    // XXX add 128 bit store
    CPU_QuadU u;

2945
    helper_check_align(addr, 7);
B
blueswir1 已提交
2946 2947 2948 2949
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2950 2951
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2952 2953 2954
        break;
    case 1:
        u.q = QT0;
2955 2956
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2957 2958 2959 2960
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2961 2962
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2963 2964 2965 2966 2967 2968
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2969
    u.q = QT0;
B
blueswir1 已提交
2970
    address_mask(env, &addr);
2971 2972
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2973
#endif
B
blueswir1 已提交
2974
}
B
blueswir1 已提交
2975

2976
static inline void set_fsr(void)
2977
{
B
bellard 已提交
2978
    int rnd_mode;
B
blueswir1 已提交
2979

2980 2981
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2982
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2983
        break;
B
bellard 已提交
2984
    default:
2985
    case FSR_RD_ZERO:
B
bellard 已提交
2986
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2987
        break;
2988
    case FSR_RD_POS:
B
bellard 已提交
2989
        rnd_mode = float_round_up;
B
blueswir1 已提交
2990
        break;
2991
    case FSR_RD_NEG:
B
bellard 已提交
2992
        rnd_mode = float_round_down;
B
blueswir1 已提交
2993
        break;
2994
    }
B
bellard 已提交
2995
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2996
}
B
bellard 已提交
2997

2998
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
2999
{
3000 3001
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
3002 3003
}

3004 3005 3006 3007 3008 3009 3010 3011
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
3012
void helper_debug(void)
B
bellard 已提交
3013 3014 3015 3016
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
3017

B
bellard 已提交
3018
#ifndef TARGET_SPARC64
3019 3020 3021 3022 3023 3024
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3025
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

3036
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3037 3038 3039 3040 3041 3042
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
3043
void helper_wrpsr(target_ulong new_psr)
3044
{
3045
    if ((new_psr & PSR_CWP) >= env->nwindows)
3046 3047
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
3048
        PUT_PSR(env, new_psr);
3049 3050
}

B
blueswir1 已提交
3051
target_ulong helper_rdpsr(void)
3052
{
B
blueswir1 已提交
3053
    return GET_PSR(env);
3054
}
B
bellard 已提交
3055 3056

#else
3057 3058 3059 3060 3061 3062
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3063
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

3084
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
3098
    if (env->cansave != env->nwindows - 2) {
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
3117
    if (env->cleanwin < env->nwindows - 1)
3118 3119 3120 3121 3122 3123 3124
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
3146

3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
3178
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
3179
{
B
blueswir1 已提交
3180
    return ctpop64(val);
B
bellard 已提交
3181
}
B
bellard 已提交
3182 3183 3184 3185 3186 3187

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
3188
        return env->bgregs;
B
bellard 已提交
3189
    case PS_AG:
B
blueswir1 已提交
3190
        return env->agregs;
B
bellard 已提交
3191
    case PS_MG:
B
blueswir1 已提交
3192
        return env->mgregs;
B
bellard 已提交
3193
    case PS_IG:
B
blueswir1 已提交
3194
        return env->igregs;
B
bellard 已提交
3195 3196 3197
    }
}

B
blueswir1 已提交
3198
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
3199
{
3200
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
3201 3202 3203 3204 3205
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
3206 3207 3208 3209 3210
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
3211 3212 3213 3214
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
3215
void helper_wrpstate(target_ulong new_state)
3216
{
3217
    if (!(env->def->features & CPU_FEATURE_GL))
3218
        change_pstate(new_state & 0xf3f);
3219 3220
}

B
blueswir1 已提交
3221
void helper_done(void)
B
bellard 已提交
3222
{
3223 3224 3225 3226 3227 3228
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3229
    env->tl--;
3230
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3231 3232
}

B
blueswir1 已提交
3233
void helper_retry(void)
B
bellard 已提交
3234
{
3235 3236 3237 3238 3239 3240
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3241
    env->tl--;
3242
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3243
}
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
3259
#endif
3260

B
blueswir1 已提交
3261
void helper_flush(target_ulong addr)
3262
{
B
blueswir1 已提交
3263 3264
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
3265 3266
}

B
blueswir1 已提交
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
3309
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3327
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
3328 3329 3330 3331
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3332
        log_cpu_state(env, 0);
B
blueswir1 已提交
3333 3334 3335 3336 3337
#if 0
        {
            int i;
            uint8_t *ptr;

3338
            qemu_log("       code=");
B
blueswir1 已提交
3339 3340
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3341
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3342
            }
3343
            qemu_log("\n");
B
blueswir1 已提交
3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
    if (!(env->def->features & CPU_FEATURE_GL)) {
        switch (intno) {
        case TT_IVEC:
            change_pstate(PS_PEF | PS_PRIV | PS_IG);
            break;
        case TT_TFAULT:
        case TT_TMISS:
        case TT_DFAULT:
        case TT_DMISS:
        case TT_DPROT:
            change_pstate(PS_PEF | PS_PRIV | PS_MG);
            break;
        default:
            change_pstate(PS_PEF | PS_PRIV | PS_AG);
            break;
        }
    }
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3398
}
B
blueswir1 已提交
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3434

B
blueswir1 已提交
3435
void do_interrupt(CPUState *env)
3436
{
B
blueswir1 已提交
3437 3438 3439
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3440
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3454
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3455 3456 3457
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3458
        log_cpu_state(env, 0);
B
blueswir1 已提交
3459 3460 3461 3462 3463
#if 0
        {
            int i;
            uint8_t *ptr;

3464
            qemu_log("       code=");
B
blueswir1 已提交
3465 3466
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3467
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3468
            }
3469
            qemu_log("\n");
B
blueswir1 已提交
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3493
}
B
blueswir1 已提交
3494
#endif
3495

3496
#if !defined(CONFIG_USER_ONLY)
3497

3498 3499 3500
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3501
#define MMUSUFFIX _mmu
3502
#define ALIGNED_ONLY
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3534 3535 3536
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3537
#ifdef DEBUG_UNALIGNED
3538 3539
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3540
#endif
3541
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3542
    raise_exception(TT_UNALIGNED);
3543
}
3544 3545 3546 3547 3548

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3549
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3550 3551 3552 3553 3554 3555 3556 3557 3558
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3559
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3560
    if (ret) {
3561
        cpu_restore_state2(retaddr);
3562 3563 3564 3565 3566 3567
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3568 3569

#ifndef TARGET_SPARC64
3570
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3571
                          int is_asi, int size)
3572 3573 3574 3575 3576 3577 3578
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3579 3580
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3581
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3582
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3583 3584
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3585
    else
3586 3587 3588 3589
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3590
#endif
3591
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3592
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3604 3605 3606 3607
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3608 3609 3610 3611
    }
    env = saved_env;
}
#else
3612
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3613
                          int is_asi, int size)
3614 3615 3616 3617 3618 3619 3620 3621
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3622 3623
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3624 3625
    env = saved_env;
#endif
3626 3627 3628 3629
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3630 3631
}
#endif
3632

B
blueswir1 已提交
3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif