op_helper.c 102.2 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15
#ifdef DEBUG_MMU
16 17
#define DPRINTF_MMU(fmt, ...)                                   \
    do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
18
#else
19
#define DPRINTF_MMU(fmt, ...) do {} while (0)
20 21 22
#endif

#ifdef DEBUG_MXCC
23 24
#define DPRINTF_MXCC(fmt, ...)                                  \
    do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0)
25
#else
26
#define DPRINTF_MXCC(fmt, ...) do {} while (0)
27 28
#endif

29
#ifdef DEBUG_ASI
30 31
#define DPRINTF_ASI(fmt, ...)                                   \
    do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0)
32 33
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
49 50
    int tsb_split = (tsb_register & 0x1000ULL) ? 1 : 0;
    int tsb_size  = tsb_register & 0xf;
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

90 91 92
static void replace_tlb_entry(SparcTLBEntry *tlb,
                              uint64_t tlb_tag, uint64_t tlb_tte,
                              CPUState *env1)
93 94 95 96
{
    target_ulong mask, size, va, offset;

    // flush page range if translation is valid
97
    if (TTE_IS_VALID(tlb->tte)) {
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114

        mask = 0xffffffffffffe000ULL;
        mask <<= 3 * ((tlb->tte >> 61) & 3);
        size = ~mask + 1;

        va = tlb->tag & mask;

        for (offset = 0; offset < size; offset += TARGET_PAGE_SIZE) {
            tlb_flush_page(env1, va + offset);
        }
    }

    tlb->tag = tlb_tag;
    tlb->tte = tlb_tte;
}

static void demap_tlb(SparcTLBEntry *tlb, target_ulong demap_addr,
115
                      const char* strmmu, CPUState *env1)
116 117 118 119 120
{
    unsigned int i;
    target_ulong mask;

    for (i = 0; i < 64; i++) {
121
        if (TTE_IS_VALID(tlb[i].tte)) {
122 123 124 125 126

            mask = 0xffffffffffffe000ULL;
            mask <<= 3 * ((tlb[i].tte >> 61) & 3);

            if ((demap_addr & mask) == (tlb[i].tag & mask)) {
127
                replace_tlb_entry(&tlb[i], 0, 0, env1);
128
#ifdef DEBUG_MMU
129 130
                DPRINTF_MMU("%s demap invalidated entry [%02u]\n", strmmu, i);
                dump_mmu(env1);
131 132 133 134 135 136 137 138
#endif
            }
            //return;
        }
    }

}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
static void replace_tlb_1bit_lru(SparcTLBEntry *tlb,
                                 uint64_t tlb_tag, uint64_t tlb_tte,
                                 const char* strmmu, CPUState *env1)
{
    unsigned int i, replace_used;

    // Try replacing invalid entry
    for (i = 0; i < 64; i++) {
        if (!TTE_IS_VALID(tlb[i].tte)) {
            replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
#ifdef DEBUG_MMU
            DPRINTF_MMU("%s lru replaced invalid entry [%i]\n", strmmu, i);
            dump_mmu(env1);
#endif
            return;
        }
    }

    // All entries are valid, try replacing unlocked entry

    for (replace_used = 0; replace_used < 2; ++replace_used) {

        // Used entries are not replaced on first pass

        for (i = 0; i < 64; i++) {
            if (!TTE_IS_LOCKED(tlb[i].tte) && !TTE_IS_USED(tlb[i].tte)) {

                replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
#ifdef DEBUG_MMU
                DPRINTF_MMU("%s lru replaced unlocked %s entry [%i]\n",
                            strmmu, (replace_used?"used":"unused"), i);
                dump_mmu(env1);
#endif
                return;
            }
        }

        // Now reset used bit and search for unused entries again

        for (i = 0; i < 64; i++) {
            TTE_SET_UNUSED(tlb[i].tte);
        }
    }

#ifdef DEBUG_MMU
    DPRINTF_MMU("%s lru replacement failed: no entries available\n", strmmu);
#endif
    // error state?
}

189 190
#endif

B
blueswir1 已提交
191 192 193 194 195 196 197 198
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
199
static void raise_exception(int tt)
B
bellard 已提交
200 201 202
{
    env->exception_index = tt;
    cpu_loop_exit();
203
}
B
bellard 已提交
204

P
pbrook 已提交
205 206 207 208 209
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
210 211 212 213 214
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
215 216
void helper_check_align(target_ulong addr, uint32_t align)
{
217 218 219 220 221
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
222
        raise_exception(TT_UNALIGNED);
223
    }
B
blueswir1 已提交
224 225
}

226 227 228
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
229
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
230
    {                                                           \
B
blueswir1 已提交
231
        return float32_ ## name (src1, src2, &env->fp_status);  \
232 233 234 235
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
236 237 238 239
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
240 241 242 243 244 245 246 247
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

248
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
249
{
250 251
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
252 253
                      &env->fp_status);
}
B
blueswir1 已提交
254

B
blueswir1 已提交
255 256 257 258 259 260 261
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
262
float32 helper_fnegs(float32 src)
263
{
B
blueswir1 已提交
264
    return float32_chs(src);
265 266
}

267 268
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
269
{
270
    DT0 = float64_chs(DT1);
271
}
B
blueswir1 已提交
272 273 274 275 276 277

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
278 279

/* Integer to float conversion.  */
B
blueswir1 已提交
280
float32 helper_fitos(int32_t src)
B
bellard 已提交
281
{
B
blueswir1 已提交
282
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
283 284
}

285
void helper_fitod(int32_t src)
B
bellard 已提交
286
{
287
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
288
}
289

290
void helper_fitoq(int32_t src)
B
blueswir1 已提交
291
{
292
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
293 294
}

B
blueswir1 已提交
295
#ifdef TARGET_SPARC64
296
float32 helper_fxtos(void)
B
blueswir1 已提交
297
{
298
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
299 300
}

301
F_HELPER(xto, d)
B
blueswir1 已提交
302 303 304
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
305

B
blueswir1 已提交
306 307 308 309 310
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
311 312 313
#undef F_HELPER

/* floating point conversion */
314
float32 helper_fdtos(void)
315
{
316
    return float64_to_float32(DT1, &env->fp_status);
317 318
}

319
void helper_fstod(float32 src)
320
{
321
    DT0 = float32_to_float64(src, &env->fp_status);
322
}
323

324
float32 helper_fqtos(void)
B
blueswir1 已提交
325
{
326
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
327 328
}

329
void helper_fstoq(float32 src)
B
blueswir1 已提交
330
{
331
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
332 333 334 335 336 337 338 339 340 341 342 343
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

344
/* Float to integer conversion.  */
B
blueswir1 已提交
345
int32_t helper_fstoi(float32 src)
346
{
B
blueswir1 已提交
347
    return float32_to_int32_round_to_zero(src, &env->fp_status);
348 349
}

350
int32_t helper_fdtoi(void)
351
{
352
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
353 354
}

355
int32_t helper_fqtoi(void)
B
blueswir1 已提交
356
{
357
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
358 359
}

360
#ifdef TARGET_SPARC64
361
void helper_fstox(float32 src)
362
{
363
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
364 365 366 367 368 369 370
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
371 372 373 374 375
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

376 377 378 379 380
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
381 382 383 384
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
385 386 387
    *((uint64_t *)&DT0) = tmp;
}

388
#ifdef HOST_WORDS_BIGENDIAN
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
605 606 607 608
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
629
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
630 631 632
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
633 634
        s.l = src1;                                     \
        d.l = src2;                                     \
635 636 637 638
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
639
        return d.l;                                     \
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
655
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
656 657 658
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
659 660
        s.l = src1;                                     \
        d.l = src2;                                     \
661 662 663
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
664
        return d.l;                                     \
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
746
float32 helper_fabss(float32 src)
747
{
B
blueswir1 已提交
748
    return float32_abs(src);
749 750
}

B
bellard 已提交
751
#ifdef TARGET_SPARC64
752
void helper_fabsd(void)
B
bellard 已提交
753 754 755
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
756 757 758 759 760 761

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
762

B
blueswir1 已提交
763
float32 helper_fsqrts(float32 src)
764
{
B
blueswir1 已提交
765
    return float32_sqrt(src, &env->fp_status);
766 767
}

768
void helper_fsqrtd(void)
769
{
B
bellard 已提交
770
    DT0 = float64_sqrt(DT1, &env->fp_status);
771 772
}

B
blueswir1 已提交
773 774 775 776 777
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

778
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
779
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
780
    {                                                                   \
B
blueswir1 已提交
781 782
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
783 784 785
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
786
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
787
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
788
                env->fsr |= new_fsr;                                    \
789 790
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
791 792 793 794 795 796
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
797
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
798 799
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
800
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
801 802
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
803
            new_fsr = 0;                                                \
B
bellard 已提交
804 805
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
806
        env->fsr |= new_fsr;                                            \
807
    }
B
blueswir1 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
838

B
blueswir1 已提交
839
GEN_FCMPS(fcmps, float32, 0, 0);
840 841
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
842
GEN_FCMPS(fcmpes, float32, 0, 1);
843
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
844

B
blueswir1 已提交
845 846 847
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

848 849 850 851 852 853 854 855 856 857
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

B
Blue Swirl 已提交
858 859 860 861 862 863 864 865 866 867 868
static inline uint32_t get_NZ_icc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!(dst & 0xffffffffULL))
        ret |= PSR_ZERO;
    if ((int32_t) (dst & 0xffffffffULL) < 0)
        ret |= PSR_NEG;
    return ret;
}

869 870 871 872 873 874 875 876 877 878 879
#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

B
Blue Swirl 已提交
880 881 882 883 884 885 886 887 888 889 890 891
static inline uint32_t get_NZ_xcc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!dst)
        ret |= PSR_ZERO;
    if ((int64_t)dst < 0)
        ret |= PSR_NEG;
    return ret;
}
#endif

B
Blue Swirl 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static inline uint32_t get_V_div_icc(target_ulong src2)
{
    uint32_t ret = 0;

    if (src2 != 0)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_div(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_V_div_icc(CC_SRC2);
    return ret;
}

static uint32_t compute_C_div(void)
{
    return 0;
}

B
Blue Swirl 已提交
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
static inline uint32_t get_C_add_icc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if ((dst & 0xffffffffULL) < (src1 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_icc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_add_xcc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if (dst < src1)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_xcc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add_xcc(void)
{
    return get_C_add_xcc(CC_DST, CC_SRC);
}
983 984
#endif

B
Blue Swirl 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static uint32_t compute_all_addx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx(void)
{
    uint32_t ret;

    ret = get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_addx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx_xcc(void)
{
    uint32_t ret;

    ret = get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    return ret;
}
#endif

B
Blue Swirl 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
static inline uint32_t get_V_tag_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 | src2) & 0x3)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_tadd(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tadd(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_taddtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_taddtv(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

B
Blue Swirl 已提交
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static inline uint32_t get_C_sub_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 & 0xffffffffULL) < (src2 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub(void)
{
    return get_C_sub_icc(CC_SRC, CC_SRC2);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_sub_xcc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if (src1 < src2)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_xcc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub_xcc(void)
{
    return get_C_sub_xcc(CC_SRC, CC_SRC2);
}
#endif

B
Blue Swirl 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
static uint32_t compute_all_subx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx(void)
{
    uint32_t ret;

    ret = get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_subx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx_xcc(void)
{
    uint32_t ret;

    ret = get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    return ret;
}
#endif

B
Blue Swirl 已提交
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
static uint32_t compute_all_tsub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tsub(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_tsubtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_tsubtv(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
static uint32_t compute_all_logic(void)
{
    return get_NZ_icc(CC_DST);
}

static uint32_t compute_C_logic(void)
{
    return 0;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_logic_xcc(void)
{
    return get_NZ_xcc(CC_DST);
}
#endif

1225 1226 1227 1228 1229 1230 1231 1232
typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
B
Blue Swirl 已提交
1233
    [CC_OP_DIV] = { compute_all_div, compute_C_div },
B
Blue Swirl 已提交
1234
    [CC_OP_ADD] = { compute_all_add, compute_C_add },
B
Blue Swirl 已提交
1235
    [CC_OP_ADDX] = { compute_all_addx, compute_C_addx },
B
Blue Swirl 已提交
1236 1237
    [CC_OP_TADD] = { compute_all_tadd, compute_C_tadd },
    [CC_OP_TADDTV] = { compute_all_taddtv, compute_C_taddtv },
B
Blue Swirl 已提交
1238
    [CC_OP_SUB] = { compute_all_sub, compute_C_sub },
B
Blue Swirl 已提交
1239
    [CC_OP_SUBX] = { compute_all_subx, compute_C_subx },
B
Blue Swirl 已提交
1240 1241
    [CC_OP_TSUB] = { compute_all_tsub, compute_C_tsub },
    [CC_OP_TSUBTV] = { compute_all_tsubtv, compute_C_tsubtv },
1242
    [CC_OP_LOGIC] = { compute_all_logic, compute_C_logic },
1243 1244 1245 1246 1247 1248
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
B
Blue Swirl 已提交
1249
    [CC_OP_DIV] = { compute_all_logic_xcc, compute_C_logic },
B
Blue Swirl 已提交
1250
    [CC_OP_ADD] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1251
    [CC_OP_ADDX] = { compute_all_addx_xcc, compute_C_addx_xcc },
B
Blue Swirl 已提交
1252 1253
    [CC_OP_TADD] = { compute_all_add_xcc, compute_C_add_xcc },
    [CC_OP_TADDTV] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1254
    [CC_OP_SUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
B
Blue Swirl 已提交
1255
    [CC_OP_SUBX] = { compute_all_subx_xcc, compute_C_subx_xcc },
B
Blue Swirl 已提交
1256 1257
    [CC_OP_TSUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
    [CC_OP_TSUBTV] = { compute_all_sub_xcc, compute_C_sub_xcc },
1258
    [CC_OP_LOGIC] = { compute_all_logic_xcc, compute_C_logic },
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
1283
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1284
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
1285
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
1286
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
1287

B
blueswir1 已提交
1288
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
1289
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
1290
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
1291

B
blueswir1 已提交
1292
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
1293
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
1294
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
1295

B
blueswir1 已提交
1296
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
1297
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
1298
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
1299

B
blueswir1 已提交
1300
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
1301
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
1302
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
1303

B
blueswir1 已提交
1304
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
1305
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
1306 1307
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
1308
#undef GEN_FCMPS
B
bellard 已提交
1309

B
blueswir1 已提交
1310 1311
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
1312 1313
static void dump_mxcc(CPUState *env)
{
1314 1315
    printf("mxccdata: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1316 1317
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
1318 1319 1320 1321
    printf("mxccregs: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n"
           "          %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1322 1323 1324 1325
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
1326 1327 1328
}
#endif

B
blueswir1 已提交
1329 1330 1331 1332
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
1333 1334 1335 1336
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
1337 1338
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
1339 1340
        break;
    case 2:
B
blueswir1 已提交
1341 1342
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
1343 1344
        break;
    case 4:
B
blueswir1 已提交
1345 1346
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
1347 1348
        break;
    case 8:
B
blueswir1 已提交
1349 1350
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
1351 1352 1353 1354 1355
        break;
    }
}
#endif

B
blueswir1 已提交
1356 1357 1358
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1359
{
B
blueswir1 已提交
1360
    uint64_t ret = 0;
1361
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
1362
    uint32_t last_addr = addr;
1363
#endif
B
bellard 已提交
1364

1365
    helper_check_align(addr, size - 1);
B
bellard 已提交
1366
    switch (asi) {
1367
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1368
        switch (addr) {
1369
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
1370 1371 1372
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1373 1374
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1375 1376 1377 1378 1379
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1380 1381
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1382
            break;
1383 1384
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
1385
                ret = env->mxccregs[5];
1386 1387
                // should we do something here?
            } else
B
blueswir1 已提交
1388 1389
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1390
            break;
1391
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
1392 1393 1394
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
1395 1396
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1397 1398
            break;
        default:
B
blueswir1 已提交
1399 1400
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1401 1402
            break;
        }
B
blueswir1 已提交
1403
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
1404
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
1405
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
1406 1407 1408
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1409
        break;
1410
    case 3: /* MMU probe */
B
blueswir1 已提交
1411 1412 1413
        {
            int mmulev;

B
blueswir1 已提交
1414
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
1415 1416
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
1417 1418 1419 1420
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
1421 1422
        }
        break;
1423
    case 4: /* read MMU regs */
B
blueswir1 已提交
1424
        {
B
blueswir1 已提交
1425
            int reg = (addr >> 8) & 0x1f;
1426

B
blueswir1 已提交
1427 1428
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
1429 1430 1431 1432 1433
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
1434
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
1435 1436
        }
        break;
B
blueswir1 已提交
1437 1438 1439 1440
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1441 1442 1443
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1444
            ret = ldub_code(addr);
1445 1446
            break;
        case 2:
1447
            ret = lduw_code(addr);
1448 1449 1450
            break;
        default:
        case 4:
1451
            ret = ldl_code(addr);
1452 1453
            break;
        case 8:
1454
            ret = ldq_code(addr);
1455 1456 1457
            break;
        }
        break;
1458 1459 1460
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1461
            ret = ldub_user(addr);
1462 1463
            break;
        case 2:
1464
            ret = lduw_user(addr);
1465 1466 1467
            break;
        default:
        case 4:
1468
            ret = ldl_user(addr);
1469 1470
            break;
        case 8:
1471
            ret = ldq_user(addr);
1472 1473 1474 1475 1476 1477
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1478
            ret = ldub_kernel(addr);
1479 1480
            break;
        case 2:
1481
            ret = lduw_kernel(addr);
1482 1483 1484
            break;
        default:
        case 4:
1485
            ret = ldl_kernel(addr);
1486 1487
            break;
        case 8:
1488
            ret = ldq_kernel(addr);
1489 1490 1491
            break;
        }
        break;
1492 1493 1494 1495 1496 1497
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1498 1499
        switch(size) {
        case 1:
B
blueswir1 已提交
1500
            ret = ldub_phys(addr);
B
bellard 已提交
1501 1502
            break;
        case 2:
1503
            ret = lduw_phys(addr);
B
bellard 已提交
1504 1505 1506
            break;
        default:
        case 4:
1507
            ret = ldl_phys(addr);
B
bellard 已提交
1508
            break;
B
bellard 已提交
1509
        case 8:
1510
            ret = ldq_phys(addr);
B
blueswir1 已提交
1511
            break;
B
bellard 已提交
1512
        }
B
blueswir1 已提交
1513
        break;
1514
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1515 1516
        switch(size) {
        case 1:
B
blueswir1 已提交
1517
            ret = ldub_phys((target_phys_addr_t)addr
1518 1519 1520
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1521
            ret = lduw_phys((target_phys_addr_t)addr
1522 1523 1524 1525
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1526
            ret = ldl_phys((target_phys_addr_t)addr
1527 1528 1529
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1530
            ret = ldq_phys((target_phys_addr_t)addr
1531
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1532
            break;
1533
        }
B
blueswir1 已提交
1534
        break;
B
blueswir1 已提交
1535 1536 1537
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1538 1539 1540
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
1560 1561
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016" PRIx64 "\n", reg,
                        ret);
1562 1563
        }
        break;
B
blueswir1 已提交
1564
    case 8: /* User code access, XXX */
1565
    default:
1566
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1567 1568
        ret = 0;
        break;
1569
    }
1570 1571 1572
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1573
            ret = (int8_t) ret;
B
blueswir1 已提交
1574
            break;
1575
        case 2:
B
blueswir1 已提交
1576 1577 1578 1579
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1580
            break;
1581 1582 1583 1584
        default:
            break;
        }
    }
1585
#ifdef DEBUG_ASI
B
blueswir1 已提交
1586
    dump_asi("read ", last_addr, asi, size, ret);
1587
#endif
B
blueswir1 已提交
1588
    return ret;
1589 1590
}

B
blueswir1 已提交
1591
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1592
{
1593
    helper_check_align(addr, size - 1);
1594
    switch(asi) {
1595
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1596
        switch (addr) {
1597 1598
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1599
                env->mxccdata[0] = val;
1600
            else
B
blueswir1 已提交
1601 1602
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1603 1604 1605
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1606
                env->mxccdata[1] = val;
1607
            else
B
blueswir1 已提交
1608 1609
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1610 1611 1612
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1613
                env->mxccdata[2] = val;
1614
            else
B
blueswir1 已提交
1615 1616
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1617 1618 1619
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1620
                env->mxccdata[3] = val;
1621
            else
B
blueswir1 已提交
1622 1623
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1624 1625 1626
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1627
                env->mxccregs[0] = val;
1628
            else
B
blueswir1 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1639 1640 1641
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1642
                env->mxccregs[1] = val;
1643
            else
B
blueswir1 已提交
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1654 1655 1656
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1657
                env->mxccregs[3] = val;
1658
            else
B
blueswir1 已提交
1659 1660
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1661 1662 1663
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1664
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1665
                    | val;
1666
            else
B
blueswir1 已提交
1667 1668
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1669 1670
            break;
        case 0x01c00e00: /* MXCC error register  */
1671
            // writing a 1 bit clears the error
1672
            if (size == 8)
B
blueswir1 已提交
1673
                env->mxccregs[6] &= ~val;
1674
            else
B
blueswir1 已提交
1675 1676
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1677 1678 1679
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1680
                env->mxccregs[7] = val;
1681
            else
B
blueswir1 已提交
1682 1683
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1684 1685
            break;
        default:
B
blueswir1 已提交
1686 1687
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1688 1689
            break;
        }
1690 1691
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1692 1693 1694
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1695
        break;
1696
    case 3: /* MMU flush */
B
blueswir1 已提交
1697 1698
        {
            int mmulev;
B
bellard 已提交
1699

B
blueswir1 已提交
1700
            mmulev = (addr >> 8) & 15;
1701
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1702 1703
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1704
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1715
#ifdef DEBUG_MMU
B
blueswir1 已提交
1716
            dump_mmu(env);
B
bellard 已提交
1717
#endif
B
blueswir1 已提交
1718
        }
1719
        break;
1720
    case 4: /* write MMU regs */
B
blueswir1 已提交
1721
        {
B
blueswir1 已提交
1722
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1723
            uint32_t oldreg;
1724

B
blueswir1 已提交
1725
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1726
            switch(reg) {
1727
            case 0: // Control Register
B
blueswir1 已提交
1728
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1729
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1730 1731
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1732 1733
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1734 1735
                    tlb_flush(env, 1);
                break;
1736
            case 1: // Context Table Pointer Register
1737
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1738 1739
                break;
            case 2: // Context Register
1740
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1741 1742 1743 1744 1745 1746
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1747 1748 1749 1750
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1751
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1752
                break;
1753
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1754
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1755
                break;
1756
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1757
                env->mmuregs[4] = val;
B
blueswir1 已提交
1758
                break;
B
bellard 已提交
1759
            default:
B
blueswir1 已提交
1760
                env->mmuregs[reg] = val;
B
bellard 已提交
1761 1762 1763
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1764 1765
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1766
            }
1767
#ifdef DEBUG_MMU
B
blueswir1 已提交
1768
            dump_mmu(env);
B
bellard 已提交
1769
#endif
B
blueswir1 已提交
1770
        }
1771
        break;
B
blueswir1 已提交
1772 1773 1774 1775
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1776 1777 1778
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1779
            stb_user(addr, val);
1780 1781
            break;
        case 2:
1782
            stw_user(addr, val);
1783 1784 1785
            break;
        default:
        case 4:
1786
            stl_user(addr, val);
1787 1788
            break;
        case 8:
1789
            stq_user(addr, val);
1790 1791 1792 1793 1794 1795
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1796
            stb_kernel(addr, val);
1797 1798
            break;
        case 2:
1799
            stw_kernel(addr, val);
1800 1801 1802
            break;
        default:
        case 4:
1803
            stl_kernel(addr, val);
1804 1805
            break;
        case 8:
1806
            stq_kernel(addr, val);
1807 1808 1809
            break;
        }
        break;
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1820
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1821
        {
B
blueswir1 已提交
1822 1823
            // val = src
            // addr = dst
B
blueswir1 已提交
1824
            // copy 32 bytes
1825
            unsigned int i;
B
blueswir1 已提交
1826
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1827

1828 1829 1830 1831
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1832
        }
1833
        break;
B
bellard 已提交
1834
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1835
        {
B
blueswir1 已提交
1836 1837
            // addr = dst
            // fill 32 bytes with val
1838
            unsigned int i;
B
blueswir1 已提交
1839
            uint32_t dst = addr & 7;
1840 1841 1842

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1843
        }
1844
        break;
1845
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1846
        {
B
bellard 已提交
1847 1848
            switch(size) {
            case 1:
B
blueswir1 已提交
1849
                stb_phys(addr, val);
B
bellard 已提交
1850 1851
                break;
            case 2:
1852
                stw_phys(addr, val);
B
bellard 已提交
1853 1854 1855
                break;
            case 4:
            default:
1856
                stl_phys(addr, val);
B
bellard 已提交
1857
                break;
B
bellard 已提交
1858
            case 8:
1859
                stq_phys(addr, val);
B
bellard 已提交
1860
                break;
B
bellard 已提交
1861
            }
B
blueswir1 已提交
1862
        }
1863
        break;
B
blueswir1 已提交
1864
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1865
        {
1866 1867
            switch(size) {
            case 1:
B
blueswir1 已提交
1868 1869
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1870 1871
                break;
            case 2:
1872
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1873
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1874 1875 1876
                break;
            case 4:
            default:
1877
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1878
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1879 1880
                break;
            case 8:
1881
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1882
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1883 1884
                break;
            }
B
blueswir1 已提交
1885
        }
1886
        break;
B
blueswir1 已提交
1887 1888 1889
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1890 1891
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1892 1893
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1894
    case 0x4c: /* breakpoint action */
1895
        break;
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
1914
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016x\n", reg,
1915 1916 1917
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1918
    case 8: /* User code access, XXX */
1919
    case 9: /* Supervisor code access, XXX */
1920
    default:
1921
        do_unassigned_access(addr, 1, 0, asi, size);
1922
        break;
1923
    }
1924
#ifdef DEBUG_ASI
B
blueswir1 已提交
1925
    dump_asi("write", addr, asi, size, val);
1926
#endif
1927 1928
}

1929 1930 1931 1932
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1933
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1934 1935
{
    uint64_t ret = 0;
B
blueswir1 已提交
1936 1937 1938
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1939 1940 1941 1942

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1943
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1944
    address_mask(env, &addr);
1945

1946 1947 1948
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1949 1950 1951 1952 1953 1954 1955 1956 1957
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1958 1959 1960
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1961
                ret = ldub_raw(addr);
1962 1963
                break;
            case 2:
1964
                ret = lduw_raw(addr);
1965 1966
                break;
            case 4:
1967
                ret = ldl_raw(addr);
1968 1969 1970
                break;
            default:
            case 8:
1971
                ret = ldq_raw(addr);
1972 1973 1974 1975 1976 1977
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1978 1979 1980 1981 1982 1983 1984 1985 1986
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2002
            break;
2003 2004
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2005
            break;
2006 2007
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2008
            break;
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2021
            break;
2022 2023
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2024
            break;
2025 2026
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2027
            break;
2028 2029 2030 2031
        default:
            break;
        }
    }
B
blueswir1 已提交
2032 2033 2034 2035
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
2036 2037
}

B
blueswir1 已提交
2038
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
2039
{
B
blueswir1 已提交
2040 2041 2042
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
2043 2044 2045
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

2046
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
2047
    address_mask(env, &addr);
2048

2049 2050 2051 2052 2053 2054
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2055
            val = bswap16(val);
B
blueswir1 已提交
2056
            break;
2057
        case 4:
2058
            val = bswap32(val);
B
blueswir1 已提交
2059
            break;
2060
        case 8:
2061
            val = bswap64(val);
B
blueswir1 已提交
2062
            break;
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
2076
                stb_raw(addr, val);
2077 2078
                break;
            case 2:
2079
                stw_raw(addr, val);
2080 2081
                break;
            case 4:
2082
                stl_raw(addr, val);
2083 2084 2085
                break;
            case 8:
            default:
2086
                stq_raw(addr, val);
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
2101
        do_unassigned_access(addr, 1, 0, 1, size);
2102 2103 2104 2105 2106
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
2107

B
blueswir1 已提交
2108
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
2109
{
B
bellard 已提交
2110
    uint64_t ret = 0;
B
blueswir1 已提交
2111 2112 2113
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
2114

B
blueswir1 已提交
2115
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2116 2117
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2118
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2119
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2120

2121
    helper_check_align(addr, size - 1);
B
bellard 已提交
2122
    switch (asi) {
B
blueswir1 已提交
2123 2124 2125 2126 2127 2128 2129 2130 2131
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
2132 2133 2134 2135
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2136 2137
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2138
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2139 2140
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2141 2142
                switch(size) {
                case 1:
B
blueswir1 已提交
2143
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
2144 2145
                    break;
                case 2:
2146
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
2147 2148
                    break;
                case 4:
2149
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
2150 2151 2152
                    break;
                default:
                case 8:
2153
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
2154 2155 2156 2157 2158
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2159
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
2160 2161
                    break;
                case 2:
2162
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
2163 2164
                    break;
                case 4:
2165
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
2166 2167 2168
                    break;
                default:
                case 8:
2169
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
2170 2171
                    break;
                }
2172 2173 2174 2175
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2176
                ret = ldub_user(addr);
2177 2178
                break;
            case 2:
2179
                ret = lduw_user(addr);
2180 2181
                break;
            case 4:
2182
                ret = ldl_user(addr);
2183 2184 2185
                break;
            default:
            case 8:
2186
                ret = ldq_user(addr);
2187 2188 2189 2190
                break;
            }
        }
        break;
B
bellard 已提交
2191 2192
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2193 2194
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2195
        {
B
bellard 已提交
2196 2197
            switch(size) {
            case 1:
B
blueswir1 已提交
2198
                ret = ldub_phys(addr);
B
bellard 已提交
2199 2200
                break;
            case 2:
2201
                ret = lduw_phys(addr);
B
bellard 已提交
2202 2203
                break;
            case 4:
2204
                ret = ldl_phys(addr);
B
bellard 已提交
2205 2206 2207
                break;
            default:
            case 8:
2208
                ret = ldq_phys(addr);
B
bellard 已提交
2209 2210
                break;
            }
B
blueswir1 已提交
2211 2212
            break;
        }
B
blueswir1 已提交
2213 2214 2215 2216 2217
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
2218 2219 2220 2221 2222 2223 2224 2225 2226
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
2227 2228 2229 2230 2231
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
2232
    case 0x81: // Secondary
B
bellard 已提交
2233
    case 0x89: // Secondary LE
B
blueswir1 已提交
2234 2235
        // XXX
        break;
B
bellard 已提交
2236
    case 0x45: // LSU
B
blueswir1 已提交
2237 2238
        ret = env->lsu;
        break;
B
bellard 已提交
2239
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2240
        {
B
blueswir1 已提交
2241
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2242

2243 2244
            if (reg == 0) {
                // I-TSB Tag Target register
2245
                ret = ultrasparc_tag_target(env->immu.tag_access);
2246 2247 2248 2249
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
2250 2251
            break;
        }
B
bellard 已提交
2252
    case 0x51: // I-MMU 8k TSB pointer
2253 2254 2255
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
2256
            ret = ultrasparc_tsb_pointer(env->immu.tsb, env->immu.tag_access,
2257 2258 2259
                                         8*1024);
            break;
        }
B
bellard 已提交
2260
    case 0x52: // I-MMU 64k TSB pointer
2261 2262 2263
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
2264
            ret = ultrasparc_tsb_pointer(env->immu.tsb, env->immu.tag_access,
2265 2266 2267
                                         64*1024);
            break;
        }
2268 2269 2270 2271
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

2272
            ret = env->itlb[reg].tte;
2273 2274
            break;
        }
B
bellard 已提交
2275
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
2276
        {
B
blueswir1 已提交
2277
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2278

2279
            ret = env->itlb[reg].tag;
B
blueswir1 已提交
2280 2281
            break;
        }
B
bellard 已提交
2282
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2283
        {
B
blueswir1 已提交
2284
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2285

2286 2287
            if (reg == 0) {
                // D-TSB Tag Target register
2288
                ret = ultrasparc_tag_target(env->dmmu.tag_access);
2289 2290 2291 2292 2293 2294 2295 2296 2297
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
2298
            ret = ultrasparc_tsb_pointer(env->dmmu.tsb, env->dmmu.tag_access,
2299 2300 2301 2302 2303 2304 2305
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
2306
            ret = ultrasparc_tsb_pointer(env->dmmu.tsb, env->dmmu.tag_access,
2307
                                         64*1024);
B
blueswir1 已提交
2308 2309
            break;
        }
2310 2311 2312 2313
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

2314
            ret = env->dtlb[reg].tte;
2315 2316
            break;
        }
B
bellard 已提交
2317
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
2318
        {
B
blueswir1 已提交
2319
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2320

2321
            ret = env->dtlb[reg].tag;
B
blueswir1 已提交
2322 2323
            break;
        }
2324 2325
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2326 2327 2328
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2329 2330 2331 2332 2333 2334 2335 2336
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
2337
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
2338 2339 2340
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
2341 2342
        // XXX
        break;
B
bellard 已提交
2343 2344 2345 2346
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
2347
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
2348
    default:
2349
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
2350 2351
        ret = 0;
        break;
B
bellard 已提交
2352
    }
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2368
            break;
2369 2370
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2371
            break;
2372 2373
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2374
            break;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2387
            break;
2388 2389
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2390
            break;
2391 2392
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2393
            break;
2394 2395 2396 2397
        default:
            break;
        }
    }
B
blueswir1 已提交
2398 2399 2400 2401
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
2402 2403
}

B
blueswir1 已提交
2404
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
2405
{
B
blueswir1 已提交
2406 2407 2408
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
2409
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2410 2411
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2412
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2413
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2414

2415
    helper_check_align(addr, size - 1);
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2427
            val = bswap16(val);
B
blueswir1 已提交
2428
            break;
2429
        case 4:
2430
            val = bswap32(val);
B
blueswir1 已提交
2431
            break;
2432
        case 8:
2433
            val = bswap64(val);
B
blueswir1 已提交
2434
            break;
2435 2436 2437 2438 2439 2440 2441
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
2442
    switch(asi) {
2443 2444 2445 2446
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2447 2448
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2449
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2450 2451
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2452 2453
                switch(size) {
                case 1:
B
blueswir1 已提交
2454
                    stb_hypv(addr, val);
B
blueswir1 已提交
2455 2456
                    break;
                case 2:
2457
                    stw_hypv(addr, val);
B
blueswir1 已提交
2458 2459
                    break;
                case 4:
2460
                    stl_hypv(addr, val);
B
blueswir1 已提交
2461 2462 2463
                    break;
                case 8:
                default:
2464
                    stq_hypv(addr, val);
B
blueswir1 已提交
2465 2466 2467 2468 2469
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2470
                    stb_kernel(addr, val);
B
blueswir1 已提交
2471 2472
                    break;
                case 2:
2473
                    stw_kernel(addr, val);
B
blueswir1 已提交
2474 2475
                    break;
                case 4:
2476
                    stl_kernel(addr, val);
B
blueswir1 已提交
2477 2478 2479
                    break;
                case 8:
                default:
2480
                    stq_kernel(addr, val);
B
blueswir1 已提交
2481 2482
                    break;
                }
2483 2484 2485 2486
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2487
                stb_user(addr, val);
2488 2489
                break;
            case 2:
2490
                stw_user(addr, val);
2491 2492
                break;
            case 4:
2493
                stl_user(addr, val);
2494 2495 2496
                break;
            case 8:
            default:
2497
                stq_user(addr, val);
2498 2499 2500 2501
                break;
            }
        }
        break;
B
bellard 已提交
2502 2503
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2504 2505
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2506
        {
B
bellard 已提交
2507 2508
            switch(size) {
            case 1:
B
blueswir1 已提交
2509
                stb_phys(addr, val);
B
bellard 已提交
2510 2511
                break;
            case 2:
2512
                stw_phys(addr, val);
B
bellard 已提交
2513 2514
                break;
            case 4:
2515
                stl_phys(addr, val);
B
bellard 已提交
2516 2517 2518
                break;
            case 8:
            default:
2519
                stq_phys(addr, val);
B
bellard 已提交
2520 2521
                break;
            }
B
blueswir1 已提交
2522 2523
        }
        return;
B
blueswir1 已提交
2524 2525 2526 2527 2528
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2529 2530 2531 2532 2533
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2534
    case 0x81: // Secondary
B
bellard 已提交
2535
    case 0x89: // Secondary LE
B
blueswir1 已提交
2536 2537
        // XXX
        return;
B
bellard 已提交
2538
    case 0x45: // LSU
B
blueswir1 已提交
2539 2540 2541 2542
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2543
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2544 2545 2546
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2547 2548
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2549
#ifdef DEBUG_MMU
B
blueswir1 已提交
2550
                dump_mmu(env);
B
bellard 已提交
2551
#endif
B
blueswir1 已提交
2552 2553 2554 2555
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2556
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2557
        {
B
blueswir1 已提交
2558
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2559
            uint64_t oldreg;
2560

B
blueswir1 已提交
2561
            oldreg = env->immuregs[reg];
B
bellard 已提交
2562 2563 2564 2565 2566 2567 2568
            switch(reg) {
            case 0: // RO
                return;
            case 1: // Not in I-MMU
            case 2:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2569 2570
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
2571
                env->immu.sfsr = val;
B
bellard 已提交
2572
                break;
2573 2574
            case 4: // RO
                return;
B
bellard 已提交
2575
            case 5: // TSB access
2576 2577 2578 2579
                DPRINTF_MMU("immu TSB write: 0x%016" PRIx64 " -> 0x%016"
                            PRIx64 "\n", env->immu.tsb, val);
                env->immu.tsb = val;
                break;
B
bellard 已提交
2580
            case 6: // Tag access
2581 2582 2583 2584 2585
                env->immu.tag_access = val;
                break;
            case 7:
            case 8:
                return;
B
bellard 已提交
2586 2587 2588
            default:
                break;
            }
2589

B
bellard 已提交
2590
            if (oldreg != env->immuregs[reg]) {
2591
                DPRINTF_MMU("immu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
B
blueswir1 已提交
2592
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2593
            }
2594
#ifdef DEBUG_MMU
B
blueswir1 已提交
2595
            dump_mmu(env);
B
bellard 已提交
2596
#endif
B
blueswir1 已提交
2597 2598
            return;
        }
B
bellard 已提交
2599
    case 0x54: // I-MMU data in
2600 2601
        replace_tlb_1bit_lru(env->itlb, env->immu.tag_access, val, "immu", env);
        return;
B
bellard 已提交
2602
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2603
        {
2604 2605
            // TODO: auto demap

B
blueswir1 已提交
2606
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2607

2608
            replace_tlb_entry(&env->itlb[i], env->immu.tag_access, val, env);
2609 2610

#ifdef DEBUG_MMU
2611
            DPRINTF_MMU("immu data access replaced entry [%i]\n", i);
2612 2613
            dump_mmu(env);
#endif
B
blueswir1 已提交
2614 2615
            return;
        }
B
bellard 已提交
2616
    case 0x57: // I-MMU demap
2617
        demap_tlb(env->itlb, val, "immu", env);
B
blueswir1 已提交
2618
        return;
B
bellard 已提交
2619
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2620
        {
B
blueswir1 已提交
2621
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2622
            uint64_t oldreg;
2623

B
blueswir1 已提交
2624
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2625 2626 2627 2628 2629
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2630 2631
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
2632
                    env->dmmu.sfar = 0;
B
blueswir1 已提交
2633
                }
2634
                env->dmmu.sfsr = val;
B
bellard 已提交
2635 2636
                break;
            case 1: // Primary context
2637 2638
                env->dmmu.mmu_primary_context = val;
                break;
B
bellard 已提交
2639
            case 2: // Secondary context
2640 2641
                env->dmmu.mmu_secondary_context = val;
                break;
B
bellard 已提交
2642
            case 5: // TSB access
2643 2644 2645 2646
                DPRINTF_MMU("dmmu TSB write: 0x%016" PRIx64 " -> 0x%016"
                            PRIx64 "\n", env->dmmu.tsb, val);
                env->dmmu.tsb = val;
                break;
B
bellard 已提交
2647
            case 6: // Tag access
2648 2649
                env->dmmu.tag_access = val;
                break;
B
bellard 已提交
2650 2651 2652
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
2653
                env->dmmuregs[reg] = val;
B
bellard 已提交
2654 2655
                break;
            }
2656

B
bellard 已提交
2657
            if (oldreg != env->dmmuregs[reg]) {
2658
                DPRINTF_MMU("dmmu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
B
blueswir1 已提交
2659
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2660
            }
2661
#ifdef DEBUG_MMU
B
blueswir1 已提交
2662
            dump_mmu(env);
B
bellard 已提交
2663
#endif
B
blueswir1 已提交
2664 2665
            return;
        }
B
bellard 已提交
2666
    case 0x5c: // D-MMU data in
2667 2668
        replace_tlb_1bit_lru(env->dtlb, env->dmmu.tag_access, val, "dmmu", env);
        return;
B
bellard 已提交
2669
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2670
        {
B
blueswir1 已提交
2671
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2672

2673 2674
            replace_tlb_entry(&env->dtlb[i], env->dmmu.tag_access, val, env);

2675
#ifdef DEBUG_MMU
2676
            DPRINTF_MMU("dmmu data access replaced entry [%i]\n", i);
2677 2678
            dump_mmu(env);
#endif
B
blueswir1 已提交
2679 2680
            return;
        }
B
bellard 已提交
2681
    case 0x5f: // D-MMU demap
2682
        demap_tlb(env->dtlb, val, "dmmu", env);
2683
        return;
B
bellard 已提交
2684
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2685 2686
        // XXX
        return;
2687 2688
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2689 2690 2691
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2692 2693 2694 2695 2696 2697 2698 2699
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2700 2701 2702 2703 2704 2705 2706
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2707 2708 2709 2710 2711 2712
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2713
    default:
2714
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2715
        return;
B
bellard 已提交
2716 2717
    }
}
2718
#endif /* CONFIG_USER_ONLY */
2719

B
blueswir1 已提交
2720 2721 2722
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2723 2724
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2725
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2767
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2768 2769
{
    unsigned int i;
B
blueswir1 已提交
2770
    target_ulong val;
2771

2772
    helper_check_align(addr, 3);
2773 2774 2775 2776 2777
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2778 2779 2780 2781
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2782
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2783
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2784 2785
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2786
            addr += 4;
2787 2788 2789 2790 2791 2792 2793
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2794
    val = helper_ld_asi(addr, asi, size, 0);
2795 2796 2797
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2798
        *((uint32_t *)&env->fpr[rd]) = val;
2799 2800
        break;
    case 8:
B
blueswir1 已提交
2801
        *((int64_t *)&DT0) = val;
2802
        break;
B
blueswir1 已提交
2803 2804 2805
    case 16:
        // XXX
        break;
2806 2807 2808
    }
}

B
blueswir1 已提交
2809
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2810 2811
{
    unsigned int i;
B
blueswir1 已提交
2812
    target_ulong val = 0;
2813

2814
    helper_check_align(addr, 3);
2815
    switch (asi) {
B
blueswir1 已提交
2816 2817
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2818 2819 2820 2821
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2822 2823 2824 2825
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2826
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2827
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2828 2829 2830
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2841
        val = *((uint32_t *)&env->fpr[rd]);
2842 2843
        break;
    case 8:
B
blueswir1 已提交
2844
        val = *((int64_t *)&DT0);
2845
        break;
B
blueswir1 已提交
2846 2847 2848
    case 16:
        // XXX
        break;
2849
    }
B
blueswir1 已提交
2850 2851 2852 2853 2854 2855 2856 2857
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2858
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2859 2860
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2861 2862
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2863
    return ret;
2864 2865
}

B
blueswir1 已提交
2866 2867 2868 2869 2870 2871
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2872 2873
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2874 2875
    return ret;
}
2876
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2877 2878

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2879
void helper_rett(void)
2880
{
2881 2882
    unsigned int cwp;

2883 2884 2885
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2886
    env->psret = 1;
2887
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2888 2889 2890 2891 2892 2893
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2894
#endif
2895

B
blueswir1 已提交
2896 2897 2898 2899 2900
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2901
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2923
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2940 2941
void helper_stdf(target_ulong addr, int mem_idx)
{
2942
    helper_check_align(addr, 7);
B
blueswir1 已提交
2943 2944 2945
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2946
        stfq_user(addr, DT0);
B
blueswir1 已提交
2947 2948
        break;
    case 1:
2949
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2950 2951 2952
        break;
#ifdef TARGET_SPARC64
    case 2:
2953
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2954 2955 2956 2957 2958 2959
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2960
    address_mask(env, &addr);
2961
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2962 2963 2964 2965 2966
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2967
    helper_check_align(addr, 7);
B
blueswir1 已提交
2968 2969 2970
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2971
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2972 2973
        break;
    case 1:
2974
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2975 2976 2977
        break;
#ifdef TARGET_SPARC64
    case 2:
2978
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2979 2980 2981 2982 2983 2984
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2985
    address_mask(env, &addr);
2986
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2987 2988 2989
#endif
}

B
blueswir1 已提交
2990
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2991 2992 2993 2994
{
    // XXX add 128 bit load
    CPU_QuadU u;

2995
    helper_check_align(addr, 7);
B
blueswir1 已提交
2996 2997 2998
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2999 3000
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
3001 3002 3003
        QT0 = u.q;
        break;
    case 1:
3004 3005
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
3006 3007 3008 3009
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
3010 3011
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
3012 3013 3014 3015 3016 3017 3018
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
3019
    address_mask(env, &addr);
3020 3021
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
3022
    QT0 = u.q;
B
blueswir1 已提交
3023
#endif
B
blueswir1 已提交
3024 3025
}

B
blueswir1 已提交
3026
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
3027 3028 3029 3030
{
    // XXX add 128 bit store
    CPU_QuadU u;

3031
    helper_check_align(addr, 7);
B
blueswir1 已提交
3032 3033 3034 3035
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
3036 3037
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
3038 3039 3040
        break;
    case 1:
        u.q = QT0;
3041 3042
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
3043 3044 3045 3046
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
3047 3048
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
3049 3050 3051 3052 3053 3054
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
3055
    u.q = QT0;
B
blueswir1 已提交
3056
    address_mask(env, &addr);
3057 3058
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
3059
#endif
B
blueswir1 已提交
3060
}
B
blueswir1 已提交
3061

3062
static inline void set_fsr(void)
3063
{
B
bellard 已提交
3064
    int rnd_mode;
B
blueswir1 已提交
3065

3066 3067
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
3068
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
3069
        break;
B
bellard 已提交
3070
    default:
3071
    case FSR_RD_ZERO:
B
bellard 已提交
3072
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
3073
        break;
3074
    case FSR_RD_POS:
B
bellard 已提交
3075
        rnd_mode = float_round_up;
B
blueswir1 已提交
3076
        break;
3077
    case FSR_RD_NEG:
B
bellard 已提交
3078
        rnd_mode = float_round_down;
B
blueswir1 已提交
3079
        break;
3080
    }
B
bellard 已提交
3081
    set_float_rounding_mode(rnd_mode, &env->fp_status);
3082
}
B
bellard 已提交
3083

3084
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
3085
{
3086 3087
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
3088 3089
}

3090 3091 3092 3093 3094 3095 3096 3097
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
3098
void helper_debug(void)
B
bellard 已提交
3099 3100 3101 3102
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
3103

B
bellard 已提交
3104
#ifndef TARGET_SPARC64
3105 3106 3107 3108 3109 3110
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3111
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

3122
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3123 3124 3125 3126 3127 3128
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
3129
void helper_wrpsr(target_ulong new_psr)
3130
{
3131
    if ((new_psr & PSR_CWP) >= env->nwindows)
3132 3133
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
3134
        PUT_PSR(env, new_psr);
3135 3136
}

B
blueswir1 已提交
3137
target_ulong helper_rdpsr(void)
3138
{
B
blueswir1 已提交
3139
    return GET_PSR(env);
3140
}
B
bellard 已提交
3141 3142

#else
3143 3144 3145 3146 3147 3148
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3149
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

3170
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
3184
    if (env->cansave != env->nwindows - 2) {
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
3203
    if (env->cleanwin < env->nwindows - 1)
3204 3205 3206 3207 3208 3209 3210
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
3232

3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
3264
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
3265
{
B
blueswir1 已提交
3266
    return ctpop64(val);
B
bellard 已提交
3267
}
B
bellard 已提交
3268 3269 3270 3271 3272 3273

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
3274
        return env->bgregs;
B
bellard 已提交
3275
    case PS_AG:
B
blueswir1 已提交
3276
        return env->agregs;
B
bellard 已提交
3277
    case PS_MG:
B
blueswir1 已提交
3278
        return env->mgregs;
B
bellard 已提交
3279
    case PS_IG:
B
blueswir1 已提交
3280
        return env->igregs;
B
bellard 已提交
3281 3282 3283
    }
}

B
blueswir1 已提交
3284
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
3285
{
3286
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
3287 3288
    uint64_t *src, *dst;

3289 3290 3291 3292 3293
    if (env->def->features & CPU_FEATURE_GL) {
        // PS_AG is not implemented in this case
        new_pstate &= ~PS_AG;
    }

B
bellard 已提交
3294 3295
    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
3296

B
bellard 已提交
3297
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
3298 3299 3300 3301 3302
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
3303 3304 3305 3306
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
3307
void helper_wrpstate(target_ulong new_state)
3308
{
3309
    change_pstate(new_state & 0xf3f);
3310 3311
}

B
blueswir1 已提交
3312
void helper_done(void)
B
bellard 已提交
3313
{
3314 3315 3316 3317 3318 3319
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3320
    env->tl--;
3321
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3322 3323
}

B
blueswir1 已提交
3324
void helper_retry(void)
B
bellard 已提交
3325
{
3326 3327 3328 3329 3330 3331
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3332
    env->tl--;
3333
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3334
}
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
3350
#endif
3351

B
blueswir1 已提交
3352
void helper_flush(target_ulong addr)
3353
{
B
blueswir1 已提交
3354 3355
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
3356 3357
}

B
blueswir1 已提交
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
3400
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3418
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
3419 3420 3421 3422
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3423
        log_cpu_state(env, 0);
B
blueswir1 已提交
3424 3425 3426 3427 3428
#if 0
        {
            int i;
            uint8_t *ptr;

3429
            qemu_log("       code=");
B
blueswir1 已提交
3430 3431
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3432
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3433
            }
3434
            qemu_log("\n");
B
blueswir1 已提交
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475

    switch (intno) {
    case TT_IVEC:
        change_pstate(PS_PEF | PS_PRIV | PS_IG);
        break;
    case TT_TFAULT:
    case TT_TMISS:
    case TT_DFAULT:
    case TT_DMISS:
    case TT_DPROT:
        change_pstate(PS_PEF | PS_PRIV | PS_MG);
        break;
    default:
        change_pstate(PS_PEF | PS_PRIV | PS_AG);
        break;
B
blueswir1 已提交
3476
    }
3477

B
blueswir1 已提交
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3489
}
B
blueswir1 已提交
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3525

B
blueswir1 已提交
3526
void do_interrupt(CPUState *env)
3527
{
B
blueswir1 已提交
3528 3529 3530
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3531
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3545
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3546 3547 3548
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3549
        log_cpu_state(env, 0);
B
blueswir1 已提交
3550 3551 3552 3553 3554
#if 0
        {
            int i;
            uint8_t *ptr;

3555
            qemu_log("       code=");
B
blueswir1 已提交
3556 3557
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3558
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3559
            }
3560
            qemu_log("\n");
B
blueswir1 已提交
3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3584
}
B
blueswir1 已提交
3585
#endif
3586

3587
#if !defined(CONFIG_USER_ONLY)
3588

3589 3590 3591
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3592
#define MMUSUFFIX _mmu
3593
#define ALIGNED_ONLY
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3625 3626 3627
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3628
#ifdef DEBUG_UNALIGNED
3629 3630
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3631
#endif
3632
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3633
    raise_exception(TT_UNALIGNED);
3634
}
3635 3636 3637 3638 3639

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3640
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3641 3642 3643 3644 3645 3646 3647 3648 3649
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3650
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3651
    if (ret) {
3652
        cpu_restore_state2(retaddr);
3653 3654 3655 3656 3657 3658
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3659 3660

#ifndef TARGET_SPARC64
3661
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3662
                          int is_asi, int size)
3663 3664 3665 3666 3667 3668 3669
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3670 3671
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3672
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3673
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3674 3675
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3676
    else
3677 3678 3679 3680
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3681
#endif
3682
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3683
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3695 3696 3697 3698
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3699 3700 3701 3702
    }
    env = saved_env;
}
#else
3703
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3704
                          int is_asi, int size)
3705 3706 3707 3708 3709 3710 3711 3712
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3713 3714
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3715 3716
    env = saved_env;
#endif
3717 3718 3719 3720
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3721 3722
}
#endif
3723

B
blueswir1 已提交
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif