op_helper.c 76.5 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
bellard 已提交
13

14 15 16 17
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
18
#define DPRINTF_MMU(fmt, args...) do {} while (0)
19 20 21 22 23 24
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
25
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
26 27
#endif

28 29 30 31
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
32
#define DPRINTF_ASI(fmt, args...) do {} while (0)
33 34
#endif

B
blueswir1 已提交
35 36 37
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
38
#else
B
blueswir1 已提交
39 40
#define AM_CHECK(env1) (1)
#endif
41 42
#endif

B
blueswir1 已提交
43 44 45 46 47 48 49 50
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
bellard 已提交
51 52 53 54
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
55
}
B
bellard 已提交
56

B
blueswir1 已提交
57
void helper_trap(target_ulong nb_trap)
58
{
B
blueswir1 已提交
59 60 61 62 63 64 65 66 67 68 69 70
    env->exception_index = TT_TRAP + (nb_trap & 0x7f);
    cpu_loop_exit();
}

void helper_trapcc(target_ulong nb_trap, target_ulong do_trap)
{
    if (do_trap) {
        env->exception_index = TT_TRAP + (nb_trap & 0x7f);
        cpu_loop_exit();
    }
}

B
blueswir1 已提交
71 72
void helper_check_align(target_ulong addr, uint32_t align)
{
73 74 75 76 77
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
78
        raise_exception(TT_UNALIGNED);
79
    }
B
blueswir1 已提交
80 81
}

82 83 84 85 86 87 88 89 90 91
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
    F_HELPER(name, s)                                           \
    {                                                           \
        FT0 = float32_ ## name (FT0, FT1, &env->fp_status);     \
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
92 93 94 95
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
96 97 98 99 100 101 102 103 104
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

void helper_fsmuld(void)
B
blueswir1 已提交
105
{
106 107 108 109
    DT0 = float64_mul(float32_to_float64(FT0, &env->fp_status),
                      float32_to_float64(FT1, &env->fp_status),
                      &env->fp_status);
}
B
blueswir1 已提交
110

B
blueswir1 已提交
111 112 113 114 115 116 117
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

118 119 120
F_HELPER(neg, s)
{
    FT0 = float32_chs(FT1);
121 122
}

123 124
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
125
{
126
    DT0 = float64_chs(DT1);
127
}
B
blueswir1 已提交
128 129 130 131 132 133

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
134 135 136

/* Integer to float conversion.  */
F_HELPER(ito, s)
B
bellard 已提交
137
{
T
ths 已提交
138
    FT0 = int32_to_float32(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
139 140
}

141
F_HELPER(ito, d)
B
bellard 已提交
142
{
T
ths 已提交
143
    DT0 = int32_to_float64(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
144
}
145

B
blueswir1 已提交
146 147 148 149 150
F_HELPER(ito, q)
{
    QT0 = int32_to_float128(*((int32_t *)&FT1), &env->fp_status);
}

B
blueswir1 已提交
151
#ifdef TARGET_SPARC64
152
F_HELPER(xto, s)
B
blueswir1 已提交
153 154 155 156
{
    FT0 = int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
}

157
F_HELPER(xto, d)
B
blueswir1 已提交
158 159 160
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
161

B
blueswir1 已提交
162 163 164 165 166
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
167 168 169 170 171 172 173 174 175 176 177 178
#undef F_HELPER

/* floating point conversion */
void helper_fdtos(void)
{
    FT0 = float64_to_float32(DT1, &env->fp_status);
}

void helper_fstod(void)
{
    DT0 = float32_to_float64(FT1, &env->fp_status);
}
179

B
blueswir1 已提交
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
void helper_fqtos(void)
{
    FT0 = float128_to_float32(QT1, &env->fp_status);
}

void helper_fstoq(void)
{
    QT0 = float32_to_float128(FT1, &env->fp_status);
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

200 201 202 203 204 205 206 207 208 209 210
/* Float to integer conversion.  */
void helper_fstoi(void)
{
    *((int32_t *)&FT0) = float32_to_int32_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtoi(void)
{
    *((int32_t *)&FT0) = float64_to_int32_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
211 212 213 214 215
void helper_fqtoi(void)
{
    *((int32_t *)&FT0) = float128_to_int32_round_to_zero(QT1, &env->fp_status);
}

216 217 218 219 220 221 222 223 224 225 226
#ifdef TARGET_SPARC64
void helper_fstox(void)
{
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
227 228 229 230 231
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
    tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    *((uint64_t *)&DT0) = tmp;
}

void helper_movl_FT0_0(void)
{
    *((uint32_t *)&FT0) = 0;
}

void helper_movl_DT0_0(void)
{
    *((uint64_t *)&DT0) = 0;
}

void helper_movl_FT0_1(void)
{
    *((uint32_t *)&FT0) = 0xffffffff;
}

void helper_movl_DT0_1(void)
{
    *((uint64_t *)&DT0) = 0xffffffffffffffffULL;
}

void helper_fnot(void)
{
    *(uint64_t *)&DT0 = ~*(uint64_t *)&DT1;
}

void helper_fnots(void)
{
    *(uint32_t *)&FT0 = ~*(uint32_t *)&FT1;
}

void helper_fnor(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 | *(uint64_t *)&DT1);
}

void helper_fnors(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 | *(uint32_t *)&FT1);
}

void helper_for(void)
{
    *(uint64_t *)&DT0 |= *(uint64_t *)&DT1;
}

void helper_fors(void)
{
    *(uint32_t *)&FT0 |= *(uint32_t *)&FT1;
}

void helper_fxor(void)
{
    *(uint64_t *)&DT0 ^= *(uint64_t *)&DT1;
}

void helper_fxors(void)
{
    *(uint32_t *)&FT0 ^= *(uint32_t *)&FT1;
}

void helper_fand(void)
{
    *(uint64_t *)&DT0 &= *(uint64_t *)&DT1;
}

void helper_fands(void)
{
    *(uint32_t *)&FT0 &= *(uint32_t *)&FT1;
}

void helper_fornot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 | ~*(uint64_t *)&DT1;
}

void helper_fornots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 | ~*(uint32_t *)&FT1;
}

void helper_fandnot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 & ~*(uint64_t *)&DT1;
}

void helper_fandnots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 & ~*(uint32_t *)&FT1;
}

void helper_fnand(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 & *(uint64_t *)&DT1);
}

void helper_fnands(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 & *(uint32_t *)&FT1);
}

void helper_fxnor(void)
{
    *(uint64_t *)&DT0 ^= ~*(uint64_t *)&DT1;
}

void helper_fxnors(void)
{
    *(uint32_t *)&FT0 ^= ~*(uint32_t *)&FT1;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
    d.VIS_L64(0) = s.VIS_W32(0) << 4;
    d.VIS_L64(1) = s.VIS_W32(1) << 4;
    d.VIS_L64(2) = s.VIS_W32(2) << 4;
    d.VIS_L64(3) = s.VIS_W32(3) << 4;

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##16s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
        FT0 = d.f;                                      \
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##32s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
        FT0 = d.f;                                      \
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

709
void helper_fabss(void)
710
{
B
bellard 已提交
711
    FT0 = float32_abs(FT1);
712 713
}

B
bellard 已提交
714
#ifdef TARGET_SPARC64
715
void helper_fabsd(void)
B
bellard 已提交
716 717 718
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
719 720 721 722 723 724

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
725

726
void helper_fsqrts(void)
727
{
B
bellard 已提交
728
    FT0 = float32_sqrt(FT1, &env->fp_status);
729 730
}

731
void helper_fsqrtd(void)
732
{
B
bellard 已提交
733
    DT0 = float64_sqrt(DT1, &env->fp_status);
734 735
}

B
blueswir1 已提交
736 737 738 739 740
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

741
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
742
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
743
    {                                                                   \
B
blueswir1 已提交
744 745
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
746 747 748
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
749
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
750
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
751
                env->fsr |= new_fsr;                                    \
752 753
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
754 755 756 757 758 759
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
760
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
761 762
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
763
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
764 765
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
766
            new_fsr = 0;                                                \
B
bellard 已提交
767 768
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
769
        env->fsr |= new_fsr;                                            \
770 771
    }

772 773 774 775 776
GEN_FCMP(fcmps, float32, FT0, FT1, 0, 0);
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

GEN_FCMP(fcmpes, float32, FT0, FT1, 0, 1);
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
777

B
blueswir1 已提交
778 779 780
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

B
bellard 已提交
781
#ifdef TARGET_SPARC64
782 783
GEN_FCMP(fcmps_fcc1, float32, FT0, FT1, 22, 0);
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
784
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
785 786 787

GEN_FCMP(fcmps_fcc2, float32, FT0, FT1, 24, 0);
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
788
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
789 790 791

GEN_FCMP(fcmps_fcc3, float32, FT0, FT1, 26, 0);
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
792
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
793 794 795

GEN_FCMP(fcmpes_fcc1, float32, FT0, FT1, 22, 1);
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
796
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
797

798 799
GEN_FCMP(fcmpes_fcc2, float32, FT0, FT1, 24, 1);
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
800
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
801

802 803
GEN_FCMP(fcmpes_fcc3, float32, FT0, FT1, 26, 1);
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
804 805
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
bellard 已提交
806

B
blueswir1 已提交
807 808
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
809 810 811
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
812 813
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
814 815
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
816 817 818 819
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
820 821 822
}
#endif

B
blueswir1 已提交
823 824 825 826
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
827 828 829 830
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
831 832
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
833 834
        break;
    case 2:
B
blueswir1 已提交
835 836
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
837 838
        break;
    case 4:
B
blueswir1 已提交
839 840
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
841 842
        break;
    case 8:
B
blueswir1 已提交
843 844
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
845 846 847 848 849
        break;
    }
}
#endif

B
blueswir1 已提交
850 851 852
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
853
{
B
blueswir1 已提交
854
    uint64_t ret = 0;
855
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
856
    uint32_t last_addr = addr;
857
#endif
B
bellard 已提交
858

859
    helper_check_align(addr, size - 1);
B
bellard 已提交
860
    switch (asi) {
861
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
862
        switch (addr) {
863
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
864 865 866
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
867 868
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
869 870 871 872 873
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
874 875
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
876
            break;
877 878
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
879
                ret = env->mxccregs[5];
880 881
                // should we do something here?
            } else
B
blueswir1 已提交
882 883
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
884
            break;
885
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
886 887 888
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
889 890
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
891 892
            break;
        default:
B
blueswir1 已提交
893 894
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
895 896
            break;
        }
B
blueswir1 已提交
897 898
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
                     "addr = %08x -> ret = %08x,"
B
blueswir1 已提交
899
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
900 901 902
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
903
        break;
904
    case 3: /* MMU probe */
B
blueswir1 已提交
905 906 907
        {
            int mmulev;

B
blueswir1 已提交
908
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
909 910
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
911 912 913 914
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
915 916
        }
        break;
917
    case 4: /* read MMU regs */
B
blueswir1 已提交
918
        {
B
blueswir1 已提交
919
            int reg = (addr >> 8) & 0x1f;
920

B
blueswir1 已提交
921 922
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
923 924 925 926 927
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
928
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
929 930
        }
        break;
B
blueswir1 已提交
931 932 933 934
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
935 936 937
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
938
            ret = ldub_code(addr);
939 940
            break;
        case 2:
941
            ret = lduw_code(addr);
942 943 944
            break;
        default:
        case 4:
945
            ret = ldl_code(addr);
946 947
            break;
        case 8:
948
            ret = ldq_code(addr);
949 950 951
            break;
        }
        break;
952 953 954
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
955
            ret = ldub_user(addr);
956 957
            break;
        case 2:
958
            ret = lduw_user(addr);
959 960 961
            break;
        default:
        case 4:
962
            ret = ldl_user(addr);
963 964
            break;
        case 8:
965
            ret = ldq_user(addr);
966 967 968 969 970 971
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
972
            ret = ldub_kernel(addr);
973 974
            break;
        case 2:
975
            ret = lduw_kernel(addr);
976 977 978
            break;
        default:
        case 4:
979
            ret = ldl_kernel(addr);
980 981
            break;
        case 8:
982
            ret = ldq_kernel(addr);
983 984 985
            break;
        }
        break;
986 987 988 989 990 991
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
992 993
        switch(size) {
        case 1:
B
blueswir1 已提交
994
            ret = ldub_phys(addr);
B
bellard 已提交
995 996
            break;
        case 2:
997
            ret = lduw_phys(addr);
B
bellard 已提交
998 999 1000
            break;
        default:
        case 4:
1001
            ret = ldl_phys(addr);
B
bellard 已提交
1002
            break;
B
bellard 已提交
1003
        case 8:
1004
            ret = ldq_phys(addr);
B
blueswir1 已提交
1005
            break;
B
bellard 已提交
1006
        }
B
blueswir1 已提交
1007
        break;
1008
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1009 1010
        switch(size) {
        case 1:
B
blueswir1 已提交
1011
            ret = ldub_phys((target_phys_addr_t)addr
1012 1013 1014
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1015
            ret = lduw_phys((target_phys_addr_t)addr
1016 1017 1018 1019
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1020
            ret = ldl_phys((target_phys_addr_t)addr
1021 1022 1023
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1024
            ret = ldq_phys((target_phys_addr_t)addr
1025
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1026
            break;
1027
        }
B
blueswir1 已提交
1028
        break;
B
blueswir1 已提交
1029 1030 1031
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1032 1033 1034
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
B
blueswir1 已提交
1035
    case 8: /* User code access, XXX */
1036
    default:
B
blueswir1 已提交
1037
        do_unassigned_access(addr, 0, 0, asi);
B
blueswir1 已提交
1038 1039
        ret = 0;
        break;
1040
    }
1041 1042 1043
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1044
            ret = (int8_t) ret;
B
blueswir1 已提交
1045
            break;
1046
        case 2:
B
blueswir1 已提交
1047 1048 1049 1050
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1051
            break;
1052 1053 1054 1055
        default:
            break;
        }
    }
1056
#ifdef DEBUG_ASI
B
blueswir1 已提交
1057
    dump_asi("read ", last_addr, asi, size, ret);
1058
#endif
B
blueswir1 已提交
1059
    return ret;
1060 1061
}

B
blueswir1 已提交
1062
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1063
{
1064
    helper_check_align(addr, size - 1);
1065
    switch(asi) {
1066
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1067
        switch (addr) {
1068 1069
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1070
                env->mxccdata[0] = val;
1071
            else
B
blueswir1 已提交
1072 1073
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1074 1075 1076
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1077
                env->mxccdata[1] = val;
1078
            else
B
blueswir1 已提交
1079 1080
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1081 1082 1083
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1084
                env->mxccdata[2] = val;
1085
            else
B
blueswir1 已提交
1086 1087
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1088 1089 1090
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1091
                env->mxccdata[3] = val;
1092
            else
B
blueswir1 已提交
1093 1094
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1095 1096 1097
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1098
                env->mxccregs[0] = val;
1099
            else
B
blueswir1 已提交
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1110 1111 1112
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1113
                env->mxccregs[1] = val;
1114
            else
B
blueswir1 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1125 1126 1127
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1128
                env->mxccregs[3] = val;
1129
            else
B
blueswir1 已提交
1130 1131
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1132 1133 1134
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
B
blueswir1 已提交
1135 1136
                env->mxccregs[3] = (env->mxccregs[0xa] & 0xffffffff00000000ULL)
                    | val;
1137
            else
B
blueswir1 已提交
1138 1139
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1140 1141
            break;
        case 0x01c00e00: /* MXCC error register  */
1142
            // writing a 1 bit clears the error
1143
            if (size == 8)
B
blueswir1 已提交
1144
                env->mxccregs[6] &= ~val;
1145
            else
B
blueswir1 已提交
1146 1147
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1148 1149 1150
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1151
                env->mxccregs[7] = val;
1152
            else
B
blueswir1 已提交
1153 1154
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1155 1156
            break;
        default:
B
blueswir1 已提交
1157 1158
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1159 1160
            break;
        }
B
blueswir1 已提交
1161 1162
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %08x\n", asi,
                     size, addr, val);
1163 1164 1165
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1166
        break;
1167
    case 3: /* MMU flush */
B
blueswir1 已提交
1168 1169
        {
            int mmulev;
B
bellard 已提交
1170

B
blueswir1 已提交
1171
            mmulev = (addr >> 8) & 15;
1172
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1173 1174
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1175
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1186
#ifdef DEBUG_MMU
B
blueswir1 已提交
1187
            dump_mmu(env);
B
bellard 已提交
1188
#endif
B
blueswir1 已提交
1189
        }
1190
        break;
1191
    case 4: /* write MMU regs */
B
blueswir1 已提交
1192
        {
B
blueswir1 已提交
1193
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1194
            uint32_t oldreg;
1195

B
blueswir1 已提交
1196
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1197
            switch(reg) {
1198
            case 0: // Control Register
B
blueswir1 已提交
1199
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1200
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1201 1202
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
B
blueswir1 已提交
1203 1204
                if ((oldreg & (MMU_E | MMU_NF | env->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->mmu_bm)))
B
bellard 已提交
1205 1206
                    tlb_flush(env, 1);
                break;
1207
            case 1: // Context Table Pointer Register
B
blueswir1 已提交
1208
                env->mmuregs[reg] = val & env->mmu_ctpr_mask;
1209 1210
                break;
            case 2: // Context Register
B
blueswir1 已提交
1211
                env->mmuregs[reg] = val & env->mmu_cxr_mask;
B
bellard 已提交
1212 1213 1214 1215 1216 1217
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1218 1219 1220 1221
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
B
blueswir1 已提交
1222
                env->mmuregs[reg] = val & env->mmu_trcr_mask;
B
bellard 已提交
1223
                break;
1224
            case 0x13: // Synchronous Fault Status Register with Read and Clear
B
blueswir1 已提交
1225
                env->mmuregs[3] = val & env->mmu_sfsr_mask;
B
blueswir1 已提交
1226
                break;
1227
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1228
                env->mmuregs[4] = val;
B
blueswir1 已提交
1229
                break;
B
bellard 已提交
1230
            default:
B
blueswir1 已提交
1231
                env->mmuregs[reg] = val;
B
bellard 已提交
1232 1233 1234
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1235 1236
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1237
            }
1238
#ifdef DEBUG_MMU
B
blueswir1 已提交
1239
            dump_mmu(env);
B
bellard 已提交
1240
#endif
B
blueswir1 已提交
1241
        }
1242
        break;
B
blueswir1 已提交
1243 1244 1245 1246
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1247 1248 1249
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1250
            stb_user(addr, val);
1251 1252
            break;
        case 2:
1253
            stw_user(addr, val);
1254 1255 1256
            break;
        default:
        case 4:
1257
            stl_user(addr, val);
1258 1259
            break;
        case 8:
1260
            stq_user(addr, val);
1261 1262 1263 1264 1265 1266
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1267
            stb_kernel(addr, val);
1268 1269
            break;
        case 2:
1270
            stw_kernel(addr, val);
1271 1272 1273
            break;
        default:
        case 4:
1274
            stl_kernel(addr, val);
1275 1276
            break;
        case 8:
1277
            stq_kernel(addr, val);
1278 1279 1280
            break;
        }
        break;
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1291
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1292
        {
B
blueswir1 已提交
1293 1294
            // val = src
            // addr = dst
B
blueswir1 已提交
1295
            // copy 32 bytes
1296
            unsigned int i;
B
blueswir1 已提交
1297
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1298

1299 1300 1301 1302
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1303
        }
1304
        break;
B
bellard 已提交
1305
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1306
        {
B
blueswir1 已提交
1307 1308
            // addr = dst
            // fill 32 bytes with val
1309
            unsigned int i;
B
blueswir1 已提交
1310
            uint32_t dst = addr & 7;
1311 1312 1313

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1314
        }
1315
        break;
1316
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1317
        {
B
bellard 已提交
1318 1319
            switch(size) {
            case 1:
B
blueswir1 已提交
1320
                stb_phys(addr, val);
B
bellard 已提交
1321 1322
                break;
            case 2:
1323
                stw_phys(addr, val);
B
bellard 已提交
1324 1325 1326
                break;
            case 4:
            default:
1327
                stl_phys(addr, val);
B
bellard 已提交
1328
                break;
B
bellard 已提交
1329
            case 8:
1330
                stq_phys(addr, val);
B
bellard 已提交
1331
                break;
B
bellard 已提交
1332
            }
B
blueswir1 已提交
1333
        }
1334
        break;
B
blueswir1 已提交
1335
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1336
        {
1337 1338
            switch(size) {
            case 1:
B
blueswir1 已提交
1339 1340
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1341 1342
                break;
            case 2:
1343
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1344
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1345 1346 1347
                break;
            case 4:
            default:
1348
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1349
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1350 1351
                break;
            case 8:
1352
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1353
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1354 1355
                break;
            }
B
blueswir1 已提交
1356
        }
1357
        break;
B
blueswir1 已提交
1358 1359 1360
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1361 1362
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1363 1364
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1365 1366
    case 0x38: /* breakpoint diagnostics */
    case 0x4c: /* breakpoint action */
1367
        break;
B
blueswir1 已提交
1368
    case 8: /* User code access, XXX */
1369
    case 9: /* Supervisor code access, XXX */
1370
    default:
B
blueswir1 已提交
1371
        do_unassigned_access(addr, 1, 0, asi);
1372
        break;
1373
    }
1374
#ifdef DEBUG_ASI
B
blueswir1 已提交
1375
    dump_asi("write", addr, asi, size, val);
1376
#endif
1377 1378
}

1379 1380 1381 1382
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1383
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1384 1385
{
    uint64_t ret = 0;
B
blueswir1 已提交
1386 1387 1388
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1389 1390 1391 1392

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1393
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1394
    address_mask(env, &addr);
1395

1396 1397 1398 1399 1400 1401 1402 1403
    switch (asi) {
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1404
                ret = ldub_raw(addr);
1405 1406
                break;
            case 2:
1407
                ret = lduw_raw(addr);
1408 1409
                break;
            case 4:
1410
                ret = ldl_raw(addr);
1411 1412 1413
                break;
            default:
            case 8:
1414
                ret = ldq_raw(addr);
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1438
            break;
1439 1440
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1441
            break;
1442 1443
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1444
            break;
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1457
            break;
1458 1459
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1460
            break;
1461 1462
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1463
            break;
1464 1465 1466 1467
        default:
            break;
        }
    }
B
blueswir1 已提交
1468 1469 1470 1471
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1472 1473
}

B
blueswir1 已提交
1474
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1475
{
B
blueswir1 已提交
1476 1477 1478
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1479 1480 1481
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1482
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1483
    address_mask(env, &addr);
1484

1485 1486 1487 1488 1489 1490
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1491
            addr = bswap16(addr);
B
blueswir1 已提交
1492
            break;
1493
        case 4:
B
blueswir1 已提交
1494
            addr = bswap32(addr);
B
blueswir1 已提交
1495
            break;
1496
        case 8:
B
blueswir1 已提交
1497
            addr = bswap64(addr);
B
blueswir1 已提交
1498
            break;
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1512
                stb_raw(addr, val);
1513 1514
                break;
            case 2:
1515
                stw_raw(addr, val);
1516 1517
                break;
            case 4:
1518
                stl_raw(addr, val);
1519 1520 1521
                break;
            case 8:
            default:
1522
                stq_raw(addr, val);
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
B
blueswir1 已提交
1537
        do_unassigned_access(addr, 1, 0, 1);
1538 1539 1540 1541 1542
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1543

B
blueswir1 已提交
1544
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1545
{
B
bellard 已提交
1546
    uint64_t ret = 0;
B
blueswir1 已提交
1547 1548 1549
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1550

B
blueswir1 已提交
1551
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
B
blueswir1 已提交
1552
        || (asi >= 0x30 && asi < 0x80 && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1553
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1554

1555
    helper_check_align(addr, size - 1);
B
bellard 已提交
1556
    switch (asi) {
1557 1558 1559 1560 1561 1562 1563
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
B
blueswir1 已提交
1564 1565 1566
            if (env->hpstate & HS_PRIV) {
                switch(size) {
                case 1:
B
blueswir1 已提交
1567
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1568 1569
                    break;
                case 2:
1570
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1571 1572
                    break;
                case 4:
1573
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1574 1575 1576
                    break;
                default:
                case 8:
1577
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1578 1579 1580 1581 1582
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1583
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1584 1585
                    break;
                case 2:
1586
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1587 1588
                    break;
                case 4:
1589
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1590 1591 1592
                    break;
                default:
                case 8:
1593
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1594 1595
                    break;
                }
1596 1597 1598 1599
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1600
                ret = ldub_user(addr);
1601 1602
                break;
            case 2:
1603
                ret = lduw_user(addr);
1604 1605
                break;
            case 4:
1606
                ret = ldl_user(addr);
1607 1608 1609
                break;
            default:
            case 8:
1610
                ret = ldq_user(addr);
1611 1612 1613 1614
                break;
            }
        }
        break;
B
bellard 已提交
1615 1616
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1617 1618
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1619
        {
B
bellard 已提交
1620 1621
            switch(size) {
            case 1:
B
blueswir1 已提交
1622
                ret = ldub_phys(addr);
B
bellard 已提交
1623 1624
                break;
            case 2:
1625
                ret = lduw_phys(addr);
B
bellard 已提交
1626 1627
                break;
            case 4:
1628
                ret = ldl_phys(addr);
B
bellard 已提交
1629 1630 1631
                break;
            default:
            case 8:
1632
                ret = ldq_phys(addr);
B
bellard 已提交
1633 1634
                break;
            }
B
blueswir1 已提交
1635 1636
            break;
        }
B
bellard 已提交
1637 1638 1639 1640 1641 1642 1643
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic
    case 0x4a: // UPA config
1644
    case 0x81: // Secondary
B
bellard 已提交
1645 1646 1647
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1648 1649
        // XXX
        break;
B
bellard 已提交
1650
    case 0x45: // LSU
B
blueswir1 已提交
1651 1652
        ret = env->lsu;
        break;
B
bellard 已提交
1653
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1654
        {
B
blueswir1 已提交
1655
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1656

B
blueswir1 已提交
1657 1658 1659
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
1660 1661
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
B
blueswir1 已提交
1662 1663
        // XXX
        break;
1664 1665 1666 1667 1668 1669 1670
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1671
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1672 1673 1674 1675 1676
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                // Valid, ctx match, vaddr match
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    uint64_t mask;

                    switch ((env->itlb_tte[i] >> 61) & 3) {
                    default:
                    case 0x0:
                        mask = 0xffffffffffffffff;
                        break;
                    case 0x1:
                        mask = 0xffffffffffff0fff;
                        break;
                    case 0x2:
                        mask = 0xfffffffffff80fff;
                        break;
                    case 0x3:
                        mask = 0xffffffffffc00fff;
                        break;
                    }
                    if ((env->itlb_tag[i] & mask) == (addr & mask)) {
                        ret = env->itlb_tte[i];
                        break;
                    }
B
blueswir1 已提交
1699 1700 1701 1702
                }
            }
            break;
        }
B
bellard 已提交
1703
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1704
        {
B
blueswir1 已提交
1705
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1706

B
blueswir1 已提交
1707 1708 1709
            ret = env->dmmuregs[reg];
            break;
        }
1710 1711 1712 1713 1714 1715 1716
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1717
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1718 1719 1720 1721 1722
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                // Valid, ctx match, vaddr match
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    uint64_t mask;

                    switch ((env->dtlb_tte[i] >> 61) & 3) {
                    default:
                    case 0x0:
                        mask = 0xffffffffffffffff;
                        break;
                    case 0x1:
                        mask = 0xffffffffffff0fff;
                        break;
                    case 0x2:
                        mask = 0xfffffffffff80fff;
                        break;
                    case 0x3:
                        mask = 0xffffffffffc00fff;
                        break;
                    }
                    if ((env->dtlb_tag[i] & mask) == (addr & mask)) {
                        ret = env->dtlb_tte[i];
                        break;
                    }
B
blueswir1 已提交
1745 1746 1747 1748
                }
            }
            break;
        }
1749 1750
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1751 1752 1753
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1754 1755 1756 1757 1758 1759 1760 1761
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1762 1763 1764
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1765 1766 1767
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1768 1769
        // XXX
        break;
B
bellard 已提交
1770 1771 1772 1773
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1774
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1775
    default:
B
blueswir1 已提交
1776
        do_unassigned_access(addr, 0, 0, 1);
B
blueswir1 已提交
1777 1778
        ret = 0;
        break;
B
bellard 已提交
1779
    }
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1795
            break;
1796 1797
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1798
            break;
1799 1800
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1801
            break;
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1814
            break;
1815 1816
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1817
            break;
1818 1819
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1820
            break;
1821 1822 1823 1824
        default:
            break;
        }
    }
B
blueswir1 已提交
1825 1826 1827 1828
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1829 1830
}

B
blueswir1 已提交
1831
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1832
{
B
blueswir1 已提交
1833 1834 1835
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1836
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
B
blueswir1 已提交
1837
        || (asi >= 0x30 && asi < 0x80 && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1838
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1839

1840
    helper_check_align(addr, size - 1);
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1852
            addr = bswap16(addr);
B
blueswir1 已提交
1853
            break;
1854
        case 4:
B
blueswir1 已提交
1855
            addr = bswap32(addr);
B
blueswir1 已提交
1856
            break;
1857
        case 8:
B
blueswir1 已提交
1858
            addr = bswap64(addr);
B
blueswir1 已提交
1859
            break;
1860 1861 1862 1863 1864 1865 1866
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1867
    switch(asi) {
1868 1869 1870 1871 1872
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
B
blueswir1 已提交
1873 1874 1875
            if (env->hpstate & HS_PRIV) {
                switch(size) {
                case 1:
B
blueswir1 已提交
1876
                    stb_hypv(addr, val);
B
blueswir1 已提交
1877 1878
                    break;
                case 2:
1879
                    stw_hypv(addr, val);
B
blueswir1 已提交
1880 1881
                    break;
                case 4:
1882
                    stl_hypv(addr, val);
B
blueswir1 已提交
1883 1884 1885
                    break;
                case 8:
                default:
1886
                    stq_hypv(addr, val);
B
blueswir1 已提交
1887 1888 1889 1890 1891
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1892
                    stb_kernel(addr, val);
B
blueswir1 已提交
1893 1894
                    break;
                case 2:
1895
                    stw_kernel(addr, val);
B
blueswir1 已提交
1896 1897
                    break;
                case 4:
1898
                    stl_kernel(addr, val);
B
blueswir1 已提交
1899 1900 1901
                    break;
                case 8:
                default:
1902
                    stq_kernel(addr, val);
B
blueswir1 已提交
1903 1904
                    break;
                }
1905 1906 1907 1908
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1909
                stb_user(addr, val);
1910 1911
                break;
            case 2:
1912
                stw_user(addr, val);
1913 1914
                break;
            case 4:
1915
                stl_user(addr, val);
1916 1917 1918
                break;
            case 8:
            default:
1919
                stq_user(addr, val);
1920 1921 1922 1923
                break;
            }
        }
        break;
B
bellard 已提交
1924 1925
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1926 1927
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1928
        {
B
bellard 已提交
1929 1930
            switch(size) {
            case 1:
B
blueswir1 已提交
1931
                stb_phys(addr, val);
B
bellard 已提交
1932 1933
                break;
            case 2:
1934
                stw_phys(addr, val);
B
bellard 已提交
1935 1936
                break;
            case 4:
1937
                stl_phys(addr, val);
B
bellard 已提交
1938 1939 1940
                break;
            case 8:
            default:
1941
                stq_phys(addr, val);
B
bellard 已提交
1942 1943
                break;
            }
B
blueswir1 已提交
1944 1945
        }
        return;
B
bellard 已提交
1946 1947 1948 1949 1950 1951 1952
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic
    case 0x4a: // UPA config
B
blueswir1 已提交
1953
    case 0x81: // Secondary
B
bellard 已提交
1954
    case 0x89: // Secondary LE
B
blueswir1 已提交
1955 1956
        // XXX
        return;
B
bellard 已提交
1957
    case 0x45: // LSU
B
blueswir1 已提交
1958 1959 1960 1961
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
1962
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
1963 1964 1965
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
1966 1967
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
1968
#ifdef DEBUG_MMU
B
blueswir1 已提交
1969
                dump_mmu(env);
B
bellard 已提交
1970
#endif
B
blueswir1 已提交
1971 1972 1973 1974
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
1975
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1976
        {
B
blueswir1 已提交
1977
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1978
            uint64_t oldreg;
1979

B
blueswir1 已提交
1980
            oldreg = env->immuregs[reg];
B
bellard 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1991 1992
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
1993 1994 1995 1996 1997 1998
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
1999
            env->immuregs[reg] = val;
B
bellard 已提交
2000
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
2001 2002
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2003
            }
2004
#ifdef DEBUG_MMU
B
blueswir1 已提交
2005
            dump_mmu(env);
B
bellard 已提交
2006
#endif
B
blueswir1 已提交
2007 2008
            return;
        }
B
bellard 已提交
2009
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2010 2011 2012 2013 2014 2015 2016
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2017
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2018 2019 2020 2021 2022 2023 2024
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2025
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2026 2027 2028 2029 2030 2031
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2032
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2033
        {
B
blueswir1 已提交
2034
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2035

B
blueswir1 已提交
2036
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2037
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2038 2039
            return;
        }
B
bellard 已提交
2040
    case 0x57: // I-MMU demap
B
blueswir1 已提交
2041 2042
        // XXX
        return;
B
bellard 已提交
2043
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2044
        {
B
blueswir1 已提交
2045
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2046
            uint64_t oldreg;
2047

B
blueswir1 已提交
2048
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2049 2050 2051 2052 2053
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2054 2055
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2056 2057
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2058
                env->dmmuregs[reg] = val;
B
bellard 已提交
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2069
            env->dmmuregs[reg] = val;
B
bellard 已提交
2070
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2071 2072
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2073
            }
2074
#ifdef DEBUG_MMU
B
blueswir1 已提交
2075
            dump_mmu(env);
B
bellard 已提交
2076
#endif
B
blueswir1 已提交
2077 2078
            return;
        }
B
bellard 已提交
2079
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2080 2081 2082 2083 2084 2085 2086
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2087
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2088 2089 2090 2091 2092 2093 2094
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2095
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2096 2097 2098 2099 2100 2101
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2102
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2103
        {
B
blueswir1 已提交
2104
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2105

B
blueswir1 已提交
2106
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2107
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2108 2109
            return;
        }
B
bellard 已提交
2110
    case 0x5f: // D-MMU demap
B
bellard 已提交
2111
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2112 2113
        // XXX
        return;
2114 2115
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2116 2117 2118
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2119 2120 2121 2122 2123 2124 2125 2126
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2127 2128 2129 2130 2131 2132 2133
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2134 2135 2136 2137 2138 2139
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2140
    default:
B
blueswir1 已提交
2141
        do_unassigned_access(addr, 1, 0, 1);
B
blueswir1 已提交
2142
        return;
B
bellard 已提交
2143 2144
    }
}
2145
#endif /* CONFIG_USER_ONLY */
2146

B
blueswir1 已提交
2147
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2148 2149
{
    unsigned int i;
B
blueswir1 已提交
2150
    target_ulong val;
2151

2152
    helper_check_align(addr, 3);
2153 2154 2155 2156 2157
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2158 2159 2160 2161
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2162
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2163
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2164 2165
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2166
            addr += 4;
2167 2168 2169 2170 2171 2172 2173
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2174
    val = helper_ld_asi(addr, asi, size, 0);
2175 2176 2177
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2178
        *((uint32_t *)&FT0) = val;
2179 2180
        break;
    case 8:
B
blueswir1 已提交
2181
        *((int64_t *)&DT0) = val;
2182
        break;
B
blueswir1 已提交
2183 2184 2185
    case 16:
        // XXX
        break;
2186 2187 2188
    }
}

B
blueswir1 已提交
2189
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2190 2191
{
    unsigned int i;
B
blueswir1 已提交
2192
    target_ulong val = 0;
2193

2194
    helper_check_align(addr, 3);
2195 2196 2197 2198 2199
    switch (asi) {
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2200 2201 2202 2203
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2204
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2205
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2206 2207 2208
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2219
        val = *((uint32_t *)&FT0);
2220 2221
        break;
    case 8:
B
blueswir1 已提交
2222
        val = *((int64_t *)&DT0);
2223
        break;
B
blueswir1 已提交
2224 2225 2226
    case 16:
        // XXX
        break;
2227
    }
B
blueswir1 已提交
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    val1 &= 0xffffffffUL;
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
    if (val1 == ret)
        helper_st_asi(addr, val2 & 0xffffffffUL, asi, 4);
    return ret;
2242 2243
}

B
blueswir1 已提交
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
    if (val1 == ret)
        helper_st_asi(addr, val2, asi, 8);
    return ret;
}
2254
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2255 2256

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2257
void helper_rett(void)
2258
{
2259 2260
    unsigned int cwp;

2261 2262 2263
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2264
    env->psret = 1;
2265
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2266 2267 2268 2269 2270 2271
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2272
#endif
2273

B
blueswir1 已提交
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

    x0 = a | ((uint64_t) (env->y) << 32);
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

    x0 = a | ((int64_t) (env->y) << 32);
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2318 2319 2320 2321 2322
uint64_t helper_pack64(target_ulong high, target_ulong low)
{
    return ((uint64_t)high << 32) | (uint64_t)(low & 0xffffffff);
}

B
blueswir1 已提交
2323 2324
void helper_stdf(target_ulong addr, int mem_idx)
{
2325
    helper_check_align(addr, 7);
B
blueswir1 已提交
2326 2327 2328
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2329
        stfq_user(addr, DT0);
B
blueswir1 已提交
2330 2331
        break;
    case 1:
2332
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2333 2334 2335
        break;
#ifdef TARGET_SPARC64
    case 2:
2336
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2337 2338 2339 2340 2341 2342
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2343
    address_mask(env, &addr);
2344
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2345 2346 2347 2348 2349
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2350
    helper_check_align(addr, 7);
B
blueswir1 已提交
2351 2352 2353
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2354
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2355 2356
        break;
    case 1:
2357
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2358 2359 2360
        break;
#ifdef TARGET_SPARC64
    case 2:
2361
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2362 2363 2364 2365 2366 2367
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2368
    address_mask(env, &addr);
2369
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2370 2371 2372
#endif
}

B
blueswir1 已提交
2373
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2374 2375 2376 2377
{
    // XXX add 128 bit load
    CPU_QuadU u;

2378
    helper_check_align(addr, 7);
B
blueswir1 已提交
2379 2380 2381
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2382 2383
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2384 2385 2386
        QT0 = u.q;
        break;
    case 1:
2387 2388
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2389 2390 2391 2392
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2393 2394
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2395 2396 2397 2398 2399 2400 2401
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2402
    address_mask(env, &addr);
2403 2404
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2405
    QT0 = u.q;
B
blueswir1 已提交
2406
#endif
B
blueswir1 已提交
2407 2408
}

B
blueswir1 已提交
2409
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2410 2411 2412 2413
{
    // XXX add 128 bit store
    CPU_QuadU u;

2414
    helper_check_align(addr, 7);
B
blueswir1 已提交
2415 2416 2417 2418
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2419 2420
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2421 2422 2423
        break;
    case 1:
        u.q = QT0;
2424 2425
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2426 2427 2428 2429
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2430 2431
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2432 2433 2434 2435 2436 2437
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2438
    u.q = QT0;
B
blueswir1 已提交
2439
    address_mask(env, &addr);
2440 2441
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2442
#endif
B
blueswir1 已提交
2443
}
B
blueswir1 已提交
2444

B
bellard 已提交
2445
void helper_ldfsr(void)
2446
{
B
bellard 已提交
2447
    int rnd_mode;
B
blueswir1 已提交
2448 2449

    PUT_FSR32(env, *((uint32_t *) &FT0));
2450 2451
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2452
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2453
        break;
B
bellard 已提交
2454
    default:
2455
    case FSR_RD_ZERO:
B
bellard 已提交
2456
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2457
        break;
2458
    case FSR_RD_POS:
B
bellard 已提交
2459
        rnd_mode = float_round_up;
B
blueswir1 已提交
2460
        break;
2461
    case FSR_RD_NEG:
B
bellard 已提交
2462
        rnd_mode = float_round_down;
B
blueswir1 已提交
2463
        break;
2464
    }
B
bellard 已提交
2465
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2466
}
B
bellard 已提交
2467

B
blueswir1 已提交
2468 2469 2470 2471 2472 2473
void helper_stfsr(void)
{
    *((uint32_t *) &FT0) = GET_FSR32(env);
}

void helper_debug(void)
B
bellard 已提交
2474 2475 2476 2477
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2478

B
bellard 已提交
2479
#ifndef TARGET_SPARC64
2480 2481 2482 2483 2484 2485
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2486
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2497
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2498 2499 2500 2501 2502 2503
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2504
void helper_wrpsr(target_ulong new_psr)
2505
{
2506
    if ((new_psr & PSR_CWP) >= env->nwindows)
2507 2508
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2509
        PUT_PSR(env, new_psr);
2510 2511
}

B
blueswir1 已提交
2512
target_ulong helper_rdpsr(void)
2513
{
B
blueswir1 已提交
2514
    return GET_PSR(env);
2515
}
B
bellard 已提交
2516 2517

#else
2518 2519 2520 2521 2522 2523
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2524
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2545
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2559
    if (env->cansave != env->nwindows - 2) {
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2578
    if (env->cleanwin < env->nwindows - 1)
2579 2580 2581 2582 2583 2584 2585
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2607

2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2639
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2640
{
B
blueswir1 已提交
2641
    return ctpop64(val);
B
bellard 已提交
2642
}
B
bellard 已提交
2643 2644 2645 2646 2647 2648

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2649
        return env->bgregs;
B
bellard 已提交
2650
    case PS_AG:
B
blueswir1 已提交
2651
        return env->agregs;
B
bellard 已提交
2652
    case PS_MG:
B
blueswir1 已提交
2653
        return env->mgregs;
B
bellard 已提交
2654
    case PS_IG:
B
blueswir1 已提交
2655
        return env->igregs;
B
bellard 已提交
2656 2657 2658
    }
}

2659
void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2660
{
2661
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2662 2663 2664 2665 2666
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2667 2668 2669 2670 2671
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2672 2673 2674 2675
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2676
void helper_wrpstate(target_ulong new_state)
2677
{
B
blueswir1 已提交
2678
    change_pstate(new_state & 0xf3f);
2679 2680
}

B
blueswir1 已提交
2681
void helper_done(void)
B
bellard 已提交
2682
{
2683 2684 2685 2686 2687 2688
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2689 2690
    env->tl--;
    env->tsptr = &env->ts[env->tl];
B
bellard 已提交
2691 2692
}

B
blueswir1 已提交
2693
void helper_retry(void)
B
bellard 已提交
2694
{
2695 2696 2697 2698 2699 2700
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2701 2702
    env->tl--;
    env->tsptr = &env->ts[env->tl];
B
bellard 已提交
2703
}
B
bellard 已提交
2704
#endif
2705

2706
void cpu_set_cwp(CPUState *env1, int new_cwp)
2707 2708
{
    /* put the modified wrap registers at their proper location */
2709 2710
    if (env1->cwp == env1->nwindows - 1)
        memcpy32(env1->regbase, env1->regbase + env1->nwindows * 16);
2711
    env1->cwp = new_cwp;
2712
    /* put the wrap registers at their temporary location */
2713 2714
    if (new_cwp == env1->nwindows - 1)
        memcpy32(env1->regbase + env1->nwindows * 16, env1->regbase);
2715
    env1->regwptr = env1->regbase + (new_cwp * 16);
2716 2717
}

2718
void set_cwp(int new_cwp)
2719
{
2720
    cpu_set_cwp(env, new_cwp);
2721 2722
}

2723
void helper_flush(target_ulong addr)
2724
{
2725 2726
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2727 2728
}

2729
#if !defined(CONFIG_USER_ONLY)
2730

2731 2732 2733
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

2734
#define MMUSUFFIX _mmu
2735
#define ALIGNED_ONLY
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

2767 2768 2769
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
2770
#ifdef DEBUG_UNALIGNED
2771 2772
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
2773
#endif
2774
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
2775
    raise_exception(TT_UNALIGNED);
2776
}
2777 2778 2779 2780 2781

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
2782
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
2783 2784 2785 2786 2787 2788 2789 2790 2791
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

2792
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
2793
    if (ret) {
2794
        cpu_restore_state2(retaddr);
2795 2796 2797 2798 2799 2800
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
2801 2802

#ifndef TARGET_SPARC64
2803
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
2804 2805 2806 2807 2808 2809 2810 2811
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
2812 2813
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
B
blueswir1 已提交
2814 2815
        printf("Unassigned mem %s access to " TARGET_FMT_plx
               " asi 0x%02x from " TARGET_FMT_lx "\n",
2816 2817 2818 2819 2820 2821 2822
               is_exec ? "exec" : is_write ? "write" : "read", addr, is_asi,
               env->pc);
    else
        printf("Unassigned mem %s access to " TARGET_FMT_plx " from "
               TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", addr, env->pc);
#endif
2823
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
2824
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
2836 2837 2838 2839
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
2840 2841 2842 2843
    }
    env = saved_env;
}
#else
2844
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
2845 2846 2847 2848 2849 2850 2851 2852 2853
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
2854 2855
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
2856 2857
    env = saved_env;
#endif
2858 2859 2860 2861
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
2862 2863
}
#endif
2864