op_helper.c 76.9 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
bellard 已提交
13

14 15 16 17
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
18
#define DPRINTF_MMU(fmt, args...) do {} while (0)
19 20 21 22 23 24
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
25
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
26 27
#endif

28 29 30 31
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
32
#define DPRINTF_ASI(fmt, args...) do {} while (0)
33 34
#endif

B
blueswir1 已提交
35 36 37
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
38
#else
B
blueswir1 已提交
39 40
#define AM_CHECK(env1) (1)
#endif
41 42
#endif

B
blueswir1 已提交
43 44 45 46 47 48 49 50
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
bellard 已提交
51 52 53 54
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
55
}
B
bellard 已提交
56

B
blueswir1 已提交
57
void helper_trap(target_ulong nb_trap)
58
{
B
blueswir1 已提交
59 60 61 62 63 64 65 66 67 68 69 70
    env->exception_index = TT_TRAP + (nb_trap & 0x7f);
    cpu_loop_exit();
}

void helper_trapcc(target_ulong nb_trap, target_ulong do_trap)
{
    if (do_trap) {
        env->exception_index = TT_TRAP + (nb_trap & 0x7f);
        cpu_loop_exit();
    }
}

B
blueswir1 已提交
71 72
void helper_check_align(target_ulong addr, uint32_t align)
{
73 74 75 76 77
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
78
        raise_exception(TT_UNALIGNED);
79
    }
B
blueswir1 已提交
80 81
}

82 83 84 85 86 87 88 89 90 91
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
    F_HELPER(name, s)                                           \
    {                                                           \
        FT0 = float32_ ## name (FT0, FT1, &env->fp_status);     \
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
92 93 94 95
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
96 97 98 99 100 101 102 103 104
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

void helper_fsmuld(void)
B
blueswir1 已提交
105
{
106 107 108 109
    DT0 = float64_mul(float32_to_float64(FT0, &env->fp_status),
                      float32_to_float64(FT1, &env->fp_status),
                      &env->fp_status);
}
B
blueswir1 已提交
110

B
blueswir1 已提交
111 112 113 114 115 116 117
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

118 119 120
F_HELPER(neg, s)
{
    FT0 = float32_chs(FT1);
121 122
}

123 124
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
125
{
126
    DT0 = float64_chs(DT1);
127
}
B
blueswir1 已提交
128 129 130 131 132 133

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
134 135 136

/* Integer to float conversion.  */
F_HELPER(ito, s)
B
bellard 已提交
137
{
T
ths 已提交
138
    FT0 = int32_to_float32(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
139 140
}

141
F_HELPER(ito, d)
B
bellard 已提交
142
{
T
ths 已提交
143
    DT0 = int32_to_float64(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
144
}
145

B
blueswir1 已提交
146 147 148 149 150
F_HELPER(ito, q)
{
    QT0 = int32_to_float128(*((int32_t *)&FT1), &env->fp_status);
}

B
blueswir1 已提交
151
#ifdef TARGET_SPARC64
152
F_HELPER(xto, s)
B
blueswir1 已提交
153 154 155 156
{
    FT0 = int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
}

157
F_HELPER(xto, d)
B
blueswir1 已提交
158 159 160
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
161

B
blueswir1 已提交
162 163 164 165 166
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
167 168 169 170 171 172 173 174 175 176 177 178
#undef F_HELPER

/* floating point conversion */
void helper_fdtos(void)
{
    FT0 = float64_to_float32(DT1, &env->fp_status);
}

void helper_fstod(void)
{
    DT0 = float32_to_float64(FT1, &env->fp_status);
}
179

B
blueswir1 已提交
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
void helper_fqtos(void)
{
    FT0 = float128_to_float32(QT1, &env->fp_status);
}

void helper_fstoq(void)
{
    QT0 = float32_to_float128(FT1, &env->fp_status);
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

200 201 202 203 204 205 206 207 208 209 210
/* Float to integer conversion.  */
void helper_fstoi(void)
{
    *((int32_t *)&FT0) = float32_to_int32_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtoi(void)
{
    *((int32_t *)&FT0) = float64_to_int32_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
211 212 213 214 215
void helper_fqtoi(void)
{
    *((int32_t *)&FT0) = float128_to_int32_round_to_zero(QT1, &env->fp_status);
}

216 217 218 219 220 221 222 223 224 225 226
#ifdef TARGET_SPARC64
void helper_fstox(void)
{
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
227 228 229 230 231
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

232 233 234 235 236
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
237 238 239 240
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
    *((uint64_t *)&DT0) = tmp;
}

void helper_movl_FT0_0(void)
{
    *((uint32_t *)&FT0) = 0;
}

void helper_movl_DT0_0(void)
{
    *((uint64_t *)&DT0) = 0;
}

void helper_movl_FT0_1(void)
{
    *((uint32_t *)&FT0) = 0xffffffff;
}

void helper_movl_DT0_1(void)
{
    *((uint64_t *)&DT0) = 0xffffffffffffffffULL;
}

void helper_fnot(void)
{
    *(uint64_t *)&DT0 = ~*(uint64_t *)&DT1;
}

void helper_fnots(void)
{
    *(uint32_t *)&FT0 = ~*(uint32_t *)&FT1;
}

void helper_fnor(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 | *(uint64_t *)&DT1);
}

void helper_fnors(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 | *(uint32_t *)&FT1);
}

void helper_for(void)
{
    *(uint64_t *)&DT0 |= *(uint64_t *)&DT1;
}

void helper_fors(void)
{
    *(uint32_t *)&FT0 |= *(uint32_t *)&FT1;
}

void helper_fxor(void)
{
    *(uint64_t *)&DT0 ^= *(uint64_t *)&DT1;
}

void helper_fxors(void)
{
    *(uint32_t *)&FT0 ^= *(uint32_t *)&FT1;
}

void helper_fand(void)
{
    *(uint64_t *)&DT0 &= *(uint64_t *)&DT1;
}

void helper_fands(void)
{
    *(uint32_t *)&FT0 &= *(uint32_t *)&FT1;
}

void helper_fornot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 | ~*(uint64_t *)&DT1;
}

void helper_fornots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 | ~*(uint32_t *)&FT1;
}

void helper_fandnot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 & ~*(uint64_t *)&DT1;
}

void helper_fandnots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 & ~*(uint32_t *)&FT1;
}

void helper_fnand(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 & *(uint64_t *)&DT1);
}

void helper_fnands(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 & *(uint32_t *)&FT1);
}

void helper_fxnor(void)
{
    *(uint64_t *)&DT0 ^= ~*(uint64_t *)&DT1;
}

void helper_fxnors(void)
{
    *(uint32_t *)&FT0 ^= ~*(uint32_t *)&FT1;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
    d.VIS_L64(0) = s.VIS_W32(0) << 4;
    d.VIS_L64(1) = s.VIS_W32(1) << 4;
    d.VIS_L64(2) = s.VIS_W32(2) << 4;
    d.VIS_L64(3) = s.VIS_W32(3) << 4;

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##16s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
        FT0 = d.f;                                      \
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##32s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
        FT0 = d.f;                                      \
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

712
void helper_fabss(void)
713
{
B
bellard 已提交
714
    FT0 = float32_abs(FT1);
715 716
}

B
bellard 已提交
717
#ifdef TARGET_SPARC64
718
void helper_fabsd(void)
B
bellard 已提交
719 720 721
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
722 723 724 725 726 727

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
728

729
void helper_fsqrts(void)
730
{
B
bellard 已提交
731
    FT0 = float32_sqrt(FT1, &env->fp_status);
732 733
}

734
void helper_fsqrtd(void)
735
{
B
bellard 已提交
736
    DT0 = float64_sqrt(DT1, &env->fp_status);
737 738
}

B
blueswir1 已提交
739 740 741 742 743
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

744
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
745
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
746
    {                                                                   \
B
blueswir1 已提交
747 748
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
749 750 751
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
752
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
753
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
754
                env->fsr |= new_fsr;                                    \
755 756
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
757 758 759 760 761 762
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
763
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
764 765
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
766
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
767 768
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
769
            new_fsr = 0;                                                \
B
bellard 已提交
770 771
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
772
        env->fsr |= new_fsr;                                            \
773 774
    }

775 776 777 778 779
GEN_FCMP(fcmps, float32, FT0, FT1, 0, 0);
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

GEN_FCMP(fcmpes, float32, FT0, FT1, 0, 1);
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
780

B
blueswir1 已提交
781 782 783
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

B
bellard 已提交
784
#ifdef TARGET_SPARC64
785 786
GEN_FCMP(fcmps_fcc1, float32, FT0, FT1, 22, 0);
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
787
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
788 789 790

GEN_FCMP(fcmps_fcc2, float32, FT0, FT1, 24, 0);
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
791
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
792 793 794

GEN_FCMP(fcmps_fcc3, float32, FT0, FT1, 26, 0);
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
795
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
796 797 798

GEN_FCMP(fcmpes_fcc1, float32, FT0, FT1, 22, 1);
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
799
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
800

801 802
GEN_FCMP(fcmpes_fcc2, float32, FT0, FT1, 24, 1);
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
803
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
804

805 806
GEN_FCMP(fcmpes_fcc3, float32, FT0, FT1, 26, 1);
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
807 808
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
bellard 已提交
809

B
blueswir1 已提交
810 811
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
812 813 814
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
815 816
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
817 818
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
819 820 821 822
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
823 824 825
}
#endif

B
blueswir1 已提交
826 827 828 829
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
830 831 832 833
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
834 835
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
836 837
        break;
    case 2:
B
blueswir1 已提交
838 839
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
840 841
        break;
    case 4:
B
blueswir1 已提交
842 843
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
844 845
        break;
    case 8:
B
blueswir1 已提交
846 847
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
848 849 850 851 852
        break;
    }
}
#endif

B
blueswir1 已提交
853 854 855
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
856
{
B
blueswir1 已提交
857
    uint64_t ret = 0;
858
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
859
    uint32_t last_addr = addr;
860
#endif
B
bellard 已提交
861

862
    helper_check_align(addr, size - 1);
B
bellard 已提交
863
    switch (asi) {
864
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
865
        switch (addr) {
866
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
867 868 869
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
870 871
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
872 873 874 875 876
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
877 878
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
879
            break;
880 881
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
882
                ret = env->mxccregs[5];
883 884
                // should we do something here?
            } else
B
blueswir1 已提交
885 886
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
887
            break;
888
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
889 890 891
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
892 893
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
894 895
            break;
        default:
B
blueswir1 已提交
896 897
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
898 899
            break;
        }
B
blueswir1 已提交
900 901
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
                     "addr = %08x -> ret = %08x,"
B
blueswir1 已提交
902
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
903 904 905
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
906
        break;
907
    case 3: /* MMU probe */
B
blueswir1 已提交
908 909 910
        {
            int mmulev;

B
blueswir1 已提交
911
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
912 913
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
914 915 916 917
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
918 919
        }
        break;
920
    case 4: /* read MMU regs */
B
blueswir1 已提交
921
        {
B
blueswir1 已提交
922
            int reg = (addr >> 8) & 0x1f;
923

B
blueswir1 已提交
924 925
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
926 927 928 929 930
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
931
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
932 933
        }
        break;
B
blueswir1 已提交
934 935 936 937
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
938 939 940
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
941
            ret = ldub_code(addr);
942 943
            break;
        case 2:
944
            ret = lduw_code(addr);
945 946 947
            break;
        default:
        case 4:
948
            ret = ldl_code(addr);
949 950
            break;
        case 8:
951
            ret = ldq_code(addr);
952 953 954
            break;
        }
        break;
955 956 957
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
958
            ret = ldub_user(addr);
959 960
            break;
        case 2:
961
            ret = lduw_user(addr);
962 963 964
            break;
        default:
        case 4:
965
            ret = ldl_user(addr);
966 967
            break;
        case 8:
968
            ret = ldq_user(addr);
969 970 971 972 973 974
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
975
            ret = ldub_kernel(addr);
976 977
            break;
        case 2:
978
            ret = lduw_kernel(addr);
979 980 981
            break;
        default:
        case 4:
982
            ret = ldl_kernel(addr);
983 984
            break;
        case 8:
985
            ret = ldq_kernel(addr);
986 987 988
            break;
        }
        break;
989 990 991 992 993 994
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
995 996
        switch(size) {
        case 1:
B
blueswir1 已提交
997
            ret = ldub_phys(addr);
B
bellard 已提交
998 999
            break;
        case 2:
1000
            ret = lduw_phys(addr);
B
bellard 已提交
1001 1002 1003
            break;
        default:
        case 4:
1004
            ret = ldl_phys(addr);
B
bellard 已提交
1005
            break;
B
bellard 已提交
1006
        case 8:
1007
            ret = ldq_phys(addr);
B
blueswir1 已提交
1008
            break;
B
bellard 已提交
1009
        }
B
blueswir1 已提交
1010
        break;
1011
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1012 1013
        switch(size) {
        case 1:
B
blueswir1 已提交
1014
            ret = ldub_phys((target_phys_addr_t)addr
1015 1016 1017
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1018
            ret = lduw_phys((target_phys_addr_t)addr
1019 1020 1021 1022
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1023
            ret = ldl_phys((target_phys_addr_t)addr
1024 1025 1026
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1027
            ret = ldq_phys((target_phys_addr_t)addr
1028
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1029
            break;
1030
        }
B
blueswir1 已提交
1031
        break;
B
blueswir1 已提交
1032 1033 1034
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1035 1036 1037
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
B
blueswir1 已提交
1038
    case 8: /* User code access, XXX */
1039
    default:
B
blueswir1 已提交
1040
        do_unassigned_access(addr, 0, 0, asi);
B
blueswir1 已提交
1041 1042
        ret = 0;
        break;
1043
    }
1044 1045 1046
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1047
            ret = (int8_t) ret;
B
blueswir1 已提交
1048
            break;
1049
        case 2:
B
blueswir1 已提交
1050 1051 1052 1053
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1054
            break;
1055 1056 1057 1058
        default:
            break;
        }
    }
1059
#ifdef DEBUG_ASI
B
blueswir1 已提交
1060
    dump_asi("read ", last_addr, asi, size, ret);
1061
#endif
B
blueswir1 已提交
1062
    return ret;
1063 1064
}

B
blueswir1 已提交
1065
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1066
{
1067
    helper_check_align(addr, size - 1);
1068
    switch(asi) {
1069
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1070
        switch (addr) {
1071 1072
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1073
                env->mxccdata[0] = val;
1074
            else
B
blueswir1 已提交
1075 1076
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1077 1078 1079
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1080
                env->mxccdata[1] = val;
1081
            else
B
blueswir1 已提交
1082 1083
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1084 1085 1086
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1087
                env->mxccdata[2] = val;
1088
            else
B
blueswir1 已提交
1089 1090
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1091 1092 1093
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1094
                env->mxccdata[3] = val;
1095
            else
B
blueswir1 已提交
1096 1097
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1098 1099 1100
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1101
                env->mxccregs[0] = val;
1102
            else
B
blueswir1 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1113 1114 1115
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1116
                env->mxccregs[1] = val;
1117
            else
B
blueswir1 已提交
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1128 1129 1130
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1131
                env->mxccregs[3] = val;
1132
            else
B
blueswir1 已提交
1133 1134
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1135 1136 1137
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
B
blueswir1 已提交
1138 1139
                env->mxccregs[3] = (env->mxccregs[0xa] & 0xffffffff00000000ULL)
                    | val;
1140
            else
B
blueswir1 已提交
1141 1142
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1143 1144
            break;
        case 0x01c00e00: /* MXCC error register  */
1145
            // writing a 1 bit clears the error
1146
            if (size == 8)
B
blueswir1 已提交
1147
                env->mxccregs[6] &= ~val;
1148
            else
B
blueswir1 已提交
1149 1150
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1151 1152 1153
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1154
                env->mxccregs[7] = val;
1155
            else
B
blueswir1 已提交
1156 1157
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1158 1159
            break;
        default:
B
blueswir1 已提交
1160 1161
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1162 1163
            break;
        }
B
blueswir1 已提交
1164 1165
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %08x\n", asi,
                     size, addr, val);
1166 1167 1168
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1169
        break;
1170
    case 3: /* MMU flush */
B
blueswir1 已提交
1171 1172
        {
            int mmulev;
B
bellard 已提交
1173

B
blueswir1 已提交
1174
            mmulev = (addr >> 8) & 15;
1175
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1176 1177
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1178
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1189
#ifdef DEBUG_MMU
B
blueswir1 已提交
1190
            dump_mmu(env);
B
bellard 已提交
1191
#endif
B
blueswir1 已提交
1192
        }
1193
        break;
1194
    case 4: /* write MMU regs */
B
blueswir1 已提交
1195
        {
B
blueswir1 已提交
1196
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1197
            uint32_t oldreg;
1198

B
blueswir1 已提交
1199
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1200
            switch(reg) {
1201
            case 0: // Control Register
B
blueswir1 已提交
1202
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1203
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1204 1205
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1206 1207
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1208 1209
                    tlb_flush(env, 1);
                break;
1210
            case 1: // Context Table Pointer Register
1211
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1212 1213
                break;
            case 2: // Context Register
1214
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1215 1216 1217 1218 1219 1220
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1221 1222 1223 1224
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1225
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1226
                break;
1227
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1228
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1229
                break;
1230
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1231
                env->mmuregs[4] = val;
B
blueswir1 已提交
1232
                break;
B
bellard 已提交
1233
            default:
B
blueswir1 已提交
1234
                env->mmuregs[reg] = val;
B
bellard 已提交
1235 1236 1237
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1238 1239
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1240
            }
1241
#ifdef DEBUG_MMU
B
blueswir1 已提交
1242
            dump_mmu(env);
B
bellard 已提交
1243
#endif
B
blueswir1 已提交
1244
        }
1245
        break;
B
blueswir1 已提交
1246 1247 1248 1249
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1250 1251 1252
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1253
            stb_user(addr, val);
1254 1255
            break;
        case 2:
1256
            stw_user(addr, val);
1257 1258 1259
            break;
        default:
        case 4:
1260
            stl_user(addr, val);
1261 1262
            break;
        case 8:
1263
            stq_user(addr, val);
1264 1265 1266 1267 1268 1269
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1270
            stb_kernel(addr, val);
1271 1272
            break;
        case 2:
1273
            stw_kernel(addr, val);
1274 1275 1276
            break;
        default:
        case 4:
1277
            stl_kernel(addr, val);
1278 1279
            break;
        case 8:
1280
            stq_kernel(addr, val);
1281 1282 1283
            break;
        }
        break;
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1294
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1295
        {
B
blueswir1 已提交
1296 1297
            // val = src
            // addr = dst
B
blueswir1 已提交
1298
            // copy 32 bytes
1299
            unsigned int i;
B
blueswir1 已提交
1300
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1301

1302 1303 1304 1305
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1306
        }
1307
        break;
B
bellard 已提交
1308
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1309
        {
B
blueswir1 已提交
1310 1311
            // addr = dst
            // fill 32 bytes with val
1312
            unsigned int i;
B
blueswir1 已提交
1313
            uint32_t dst = addr & 7;
1314 1315 1316

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1317
        }
1318
        break;
1319
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1320
        {
B
bellard 已提交
1321 1322
            switch(size) {
            case 1:
B
blueswir1 已提交
1323
                stb_phys(addr, val);
B
bellard 已提交
1324 1325
                break;
            case 2:
1326
                stw_phys(addr, val);
B
bellard 已提交
1327 1328 1329
                break;
            case 4:
            default:
1330
                stl_phys(addr, val);
B
bellard 已提交
1331
                break;
B
bellard 已提交
1332
            case 8:
1333
                stq_phys(addr, val);
B
bellard 已提交
1334
                break;
B
bellard 已提交
1335
            }
B
blueswir1 已提交
1336
        }
1337
        break;
B
blueswir1 已提交
1338
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1339
        {
1340 1341
            switch(size) {
            case 1:
B
blueswir1 已提交
1342 1343
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1344 1345
                break;
            case 2:
1346
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1347
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1348 1349 1350
                break;
            case 4:
            default:
1351
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1352
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1353 1354
                break;
            case 8:
1355
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1356
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1357 1358
                break;
            }
B
blueswir1 已提交
1359
        }
1360
        break;
B
blueswir1 已提交
1361 1362 1363
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1364 1365
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1366 1367
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1368 1369
    case 0x38: /* breakpoint diagnostics */
    case 0x4c: /* breakpoint action */
1370
        break;
B
blueswir1 已提交
1371
    case 8: /* User code access, XXX */
1372
    case 9: /* Supervisor code access, XXX */
1373
    default:
B
blueswir1 已提交
1374
        do_unassigned_access(addr, 1, 0, asi);
1375
        break;
1376
    }
1377
#ifdef DEBUG_ASI
B
blueswir1 已提交
1378
    dump_asi("write", addr, asi, size, val);
1379
#endif
1380 1381
}

1382 1383 1384 1385
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1386
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1387 1388
{
    uint64_t ret = 0;
B
blueswir1 已提交
1389 1390 1391
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1392 1393 1394 1395

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1396
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1397
    address_mask(env, &addr);
1398

1399 1400 1401 1402 1403 1404 1405 1406
    switch (asi) {
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1407
                ret = ldub_raw(addr);
1408 1409
                break;
            case 2:
1410
                ret = lduw_raw(addr);
1411 1412
                break;
            case 4:
1413
                ret = ldl_raw(addr);
1414 1415 1416
                break;
            default:
            case 8:
1417
                ret = ldq_raw(addr);
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1441
            break;
1442 1443
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1444
            break;
1445 1446
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1447
            break;
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1460
            break;
1461 1462
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1463
            break;
1464 1465
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1466
            break;
1467 1468 1469 1470
        default:
            break;
        }
    }
B
blueswir1 已提交
1471 1472 1473 1474
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1475 1476
}

B
blueswir1 已提交
1477
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1478
{
B
blueswir1 已提交
1479 1480 1481
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1482 1483 1484
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1485
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1486
    address_mask(env, &addr);
1487

1488 1489 1490 1491 1492 1493
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1494
            addr = bswap16(addr);
B
blueswir1 已提交
1495
            break;
1496
        case 4:
B
blueswir1 已提交
1497
            addr = bswap32(addr);
B
blueswir1 已提交
1498
            break;
1499
        case 8:
B
blueswir1 已提交
1500
            addr = bswap64(addr);
B
blueswir1 已提交
1501
            break;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1515
                stb_raw(addr, val);
1516 1517
                break;
            case 2:
1518
                stw_raw(addr, val);
1519 1520
                break;
            case 4:
1521
                stl_raw(addr, val);
1522 1523 1524
                break;
            case 8:
            default:
1525
                stq_raw(addr, val);
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
B
blueswir1 已提交
1540
        do_unassigned_access(addr, 1, 0, 1);
1541 1542 1543 1544 1545
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1546

B
blueswir1 已提交
1547
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1548
{
B
bellard 已提交
1549
    uint64_t ret = 0;
B
blueswir1 已提交
1550 1551 1552
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1553

B
blueswir1 已提交
1554
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1555 1556
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1557
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1558
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1559

1560
    helper_check_align(addr, size - 1);
B
bellard 已提交
1561
    switch (asi) {
1562 1563 1564 1565 1566 1567 1568
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1569 1570
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1571 1572
                switch(size) {
                case 1:
B
blueswir1 已提交
1573
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1574 1575
                    break;
                case 2:
1576
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1577 1578
                    break;
                case 4:
1579
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1580 1581 1582
                    break;
                default:
                case 8:
1583
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1584 1585 1586 1587 1588
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1589
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1590 1591
                    break;
                case 2:
1592
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1593 1594
                    break;
                case 4:
1595
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1596 1597 1598
                    break;
                default:
                case 8:
1599
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1600 1601
                    break;
                }
1602 1603 1604 1605
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1606
                ret = ldub_user(addr);
1607 1608
                break;
            case 2:
1609
                ret = lduw_user(addr);
1610 1611
                break;
            case 4:
1612
                ret = ldl_user(addr);
1613 1614 1615
                break;
            default:
            case 8:
1616
                ret = ldq_user(addr);
1617 1618 1619 1620
                break;
            }
        }
        break;
B
bellard 已提交
1621 1622
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1623 1624
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1625
        {
B
bellard 已提交
1626 1627
            switch(size) {
            case 1:
B
blueswir1 已提交
1628
                ret = ldub_phys(addr);
B
bellard 已提交
1629 1630
                break;
            case 2:
1631
                ret = lduw_phys(addr);
B
bellard 已提交
1632 1633
                break;
            case 4:
1634
                ret = ldl_phys(addr);
B
bellard 已提交
1635 1636 1637
                break;
            default:
            case 8:
1638
                ret = ldq_phys(addr);
B
bellard 已提交
1639 1640
                break;
            }
B
blueswir1 已提交
1641 1642
            break;
        }
B
blueswir1 已提交
1643 1644 1645 1646 1647
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
bellard 已提交
1648 1649 1650 1651 1652
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
1653
    case 0x81: // Secondary
B
bellard 已提交
1654 1655 1656
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1657 1658
        // XXX
        break;
B
bellard 已提交
1659
    case 0x45: // LSU
B
blueswir1 已提交
1660 1661
        ret = env->lsu;
        break;
B
bellard 已提交
1662
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1663
        {
B
blueswir1 已提交
1664
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1665

B
blueswir1 已提交
1666 1667 1668
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
1669 1670
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
B
blueswir1 已提交
1671 1672
        // XXX
        break;
1673 1674 1675 1676 1677 1678 1679
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1680
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1681
        {
B
blueswir1 已提交
1682
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1683

B
blueswir1 已提交
1684
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
1685 1686
            break;
        }
B
bellard 已提交
1687
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1688
        {
B
blueswir1 已提交
1689
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1690

B
blueswir1 已提交
1691 1692 1693
            ret = env->dmmuregs[reg];
            break;
        }
1694 1695 1696 1697 1698 1699 1700
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1701
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1702
        {
B
blueswir1 已提交
1703
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1704

B
blueswir1 已提交
1705
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
1706 1707
            break;
        }
1708 1709
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1710 1711 1712
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1713 1714 1715 1716 1717 1718 1719 1720
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1721 1722 1723
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1724 1725 1726
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1727 1728
        // XXX
        break;
B
bellard 已提交
1729 1730 1731 1732
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1733
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1734
    default:
B
blueswir1 已提交
1735
        do_unassigned_access(addr, 0, 0, 1);
B
blueswir1 已提交
1736 1737
        ret = 0;
        break;
B
bellard 已提交
1738
    }
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1754
            break;
1755 1756
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1757
            break;
1758 1759
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1760
            break;
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1773
            break;
1774 1775
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1776
            break;
1777 1778
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1779
            break;
1780 1781 1782 1783
        default:
            break;
        }
    }
B
blueswir1 已提交
1784 1785 1786 1787
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1788 1789
}

B
blueswir1 已提交
1790
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1791
{
B
blueswir1 已提交
1792 1793 1794
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1795
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1796 1797
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1798
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1799
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1800

1801
    helper_check_align(addr, size - 1);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1813
            addr = bswap16(addr);
B
blueswir1 已提交
1814
            break;
1815
        case 4:
B
blueswir1 已提交
1816
            addr = bswap32(addr);
B
blueswir1 已提交
1817
            break;
1818
        case 8:
B
blueswir1 已提交
1819
            addr = bswap64(addr);
B
blueswir1 已提交
1820
            break;
1821 1822 1823 1824 1825 1826 1827
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1828
    switch(asi) {
1829 1830 1831 1832 1833
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1834 1835
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1836 1837
                switch(size) {
                case 1:
B
blueswir1 已提交
1838
                    stb_hypv(addr, val);
B
blueswir1 已提交
1839 1840
                    break;
                case 2:
1841
                    stw_hypv(addr, val);
B
blueswir1 已提交
1842 1843
                    break;
                case 4:
1844
                    stl_hypv(addr, val);
B
blueswir1 已提交
1845 1846 1847
                    break;
                case 8:
                default:
1848
                    stq_hypv(addr, val);
B
blueswir1 已提交
1849 1850 1851 1852 1853
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1854
                    stb_kernel(addr, val);
B
blueswir1 已提交
1855 1856
                    break;
                case 2:
1857
                    stw_kernel(addr, val);
B
blueswir1 已提交
1858 1859
                    break;
                case 4:
1860
                    stl_kernel(addr, val);
B
blueswir1 已提交
1861 1862 1863
                    break;
                case 8:
                default:
1864
                    stq_kernel(addr, val);
B
blueswir1 已提交
1865 1866
                    break;
                }
1867 1868 1869 1870
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1871
                stb_user(addr, val);
1872 1873
                break;
            case 2:
1874
                stw_user(addr, val);
1875 1876
                break;
            case 4:
1877
                stl_user(addr, val);
1878 1879 1880
                break;
            case 8:
            default:
1881
                stq_user(addr, val);
1882 1883 1884 1885
                break;
            }
        }
        break;
B
bellard 已提交
1886 1887
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1888 1889
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1890
        {
B
bellard 已提交
1891 1892
            switch(size) {
            case 1:
B
blueswir1 已提交
1893
                stb_phys(addr, val);
B
bellard 已提交
1894 1895
                break;
            case 2:
1896
                stw_phys(addr, val);
B
bellard 已提交
1897 1898
                break;
            case 4:
1899
                stl_phys(addr, val);
B
bellard 已提交
1900 1901 1902
                break;
            case 8:
            default:
1903
                stq_phys(addr, val);
B
bellard 已提交
1904 1905
                break;
            }
B
blueswir1 已提交
1906 1907
        }
        return;
B
blueswir1 已提交
1908 1909 1910 1911 1912
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
1913 1914 1915 1916 1917
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
1918
    case 0x81: // Secondary
B
bellard 已提交
1919
    case 0x89: // Secondary LE
B
blueswir1 已提交
1920 1921
        // XXX
        return;
B
bellard 已提交
1922
    case 0x45: // LSU
B
blueswir1 已提交
1923 1924 1925 1926
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
1927
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
1928 1929 1930
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
1931 1932
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
1933
#ifdef DEBUG_MMU
B
blueswir1 已提交
1934
                dump_mmu(env);
B
bellard 已提交
1935
#endif
B
blueswir1 已提交
1936 1937 1938 1939
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
1940
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1941
        {
B
blueswir1 已提交
1942
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1943
            uint64_t oldreg;
1944

B
blueswir1 已提交
1945
            oldreg = env->immuregs[reg];
B
bellard 已提交
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1956 1957
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
1958 1959 1960 1961 1962 1963
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
1964
            env->immuregs[reg] = val;
B
bellard 已提交
1965
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
1966 1967
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
1968
            }
1969
#ifdef DEBUG_MMU
B
blueswir1 已提交
1970
            dump_mmu(env);
B
bellard 已提交
1971
#endif
B
blueswir1 已提交
1972 1973
            return;
        }
B
bellard 已提交
1974
    case 0x54: // I-MMU data in
B
blueswir1 已提交
1975 1976 1977 1978 1979 1980 1981
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1982
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1983 1984 1985 1986 1987 1988 1989
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1990
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1991 1992 1993 1994 1995 1996
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
1997
    case 0x55: // I-MMU data access
B
blueswir1 已提交
1998
        {
B
blueswir1 已提交
1999
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2000

B
blueswir1 已提交
2001
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2002
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2003 2004
            return;
        }
B
bellard 已提交
2005
    case 0x57: // I-MMU demap
B
blueswir1 已提交
2006 2007
        // XXX
        return;
B
bellard 已提交
2008
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2009
        {
B
blueswir1 已提交
2010
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2011
            uint64_t oldreg;
2012

B
blueswir1 已提交
2013
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2014 2015 2016 2017 2018
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2019 2020
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2021 2022
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2023
                env->dmmuregs[reg] = val;
B
bellard 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2034
            env->dmmuregs[reg] = val;
B
bellard 已提交
2035
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2036 2037
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2038
            }
2039
#ifdef DEBUG_MMU
B
blueswir1 已提交
2040
            dump_mmu(env);
B
bellard 已提交
2041
#endif
B
blueswir1 已提交
2042 2043
            return;
        }
B
bellard 已提交
2044
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2045 2046 2047 2048 2049 2050 2051
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2052
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2053 2054 2055 2056 2057 2058 2059
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2060
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2061 2062 2063 2064 2065 2066
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2067
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2068
        {
B
blueswir1 已提交
2069
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2070

B
blueswir1 已提交
2071
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2072
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2073 2074
            return;
        }
B
bellard 已提交
2075
    case 0x5f: // D-MMU demap
B
bellard 已提交
2076
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2077 2078
        // XXX
        return;
2079 2080
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2081 2082 2083
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2084 2085 2086 2087 2088 2089 2090 2091
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2092 2093 2094 2095 2096 2097 2098
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2099 2100 2101 2102 2103 2104
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2105
    default:
B
blueswir1 已提交
2106
        do_unassigned_access(addr, 1, 0, 1);
B
blueswir1 已提交
2107
        return;
B
bellard 已提交
2108 2109
    }
}
2110
#endif /* CONFIG_USER_ONLY */
2111

B
blueswir1 已提交
2112 2113 2114
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2115 2116
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2117
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2159
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2160 2161
{
    unsigned int i;
B
blueswir1 已提交
2162
    target_ulong val;
2163

2164
    helper_check_align(addr, 3);
2165 2166 2167 2168 2169
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2170 2171 2172 2173
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2174
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2175
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2176 2177
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2178
            addr += 4;
2179 2180 2181 2182 2183 2184 2185
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2186
    val = helper_ld_asi(addr, asi, size, 0);
2187 2188 2189
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2190
        *((uint32_t *)&FT0) = val;
2191 2192
        break;
    case 8:
B
blueswir1 已提交
2193
        *((int64_t *)&DT0) = val;
2194
        break;
B
blueswir1 已提交
2195 2196 2197
    case 16:
        // XXX
        break;
2198 2199 2200
    }
}

B
blueswir1 已提交
2201
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2202 2203
{
    unsigned int i;
B
blueswir1 已提交
2204
    target_ulong val = 0;
2205

2206
    helper_check_align(addr, 3);
2207 2208 2209 2210 2211
    switch (asi) {
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2212 2213 2214 2215
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2216
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2217
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2218 2219 2220
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2231
        val = *((uint32_t *)&FT0);
2232 2233
        break;
    case 8:
B
blueswir1 已提交
2234
        val = *((int64_t *)&DT0);
2235
        break;
B
blueswir1 已提交
2236 2237 2238
    case 16:
        // XXX
        break;
2239
    }
B
blueswir1 已提交
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    val1 &= 0xffffffffUL;
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
    if (val1 == ret)
        helper_st_asi(addr, val2 & 0xffffffffUL, asi, 4);
    return ret;
2254 2255
}

B
blueswir1 已提交
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
    if (val1 == ret)
        helper_st_asi(addr, val2, asi, 8);
    return ret;
}
2266
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2267 2268

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2269
void helper_rett(void)
2270
{
2271 2272
    unsigned int cwp;

2273 2274 2275
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2276
    env->psret = 1;
2277
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2278 2279 2280 2281 2282 2283
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2284
#endif
2285

B
blueswir1 已提交
2286 2287 2288 2289 2290
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2291
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2313
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2330 2331 2332 2333 2334
uint64_t helper_pack64(target_ulong high, target_ulong low)
{
    return ((uint64_t)high << 32) | (uint64_t)(low & 0xffffffff);
}

B
blueswir1 已提交
2335 2336
void helper_stdf(target_ulong addr, int mem_idx)
{
2337
    helper_check_align(addr, 7);
B
blueswir1 已提交
2338 2339 2340
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2341
        stfq_user(addr, DT0);
B
blueswir1 已提交
2342 2343
        break;
    case 1:
2344
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2345 2346 2347
        break;
#ifdef TARGET_SPARC64
    case 2:
2348
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2349 2350 2351 2352 2353 2354
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2355
    address_mask(env, &addr);
2356
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2357 2358 2359 2360 2361
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2362
    helper_check_align(addr, 7);
B
blueswir1 已提交
2363 2364 2365
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2366
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2367 2368
        break;
    case 1:
2369
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2370 2371 2372
        break;
#ifdef TARGET_SPARC64
    case 2:
2373
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2374 2375 2376 2377 2378 2379
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2380
    address_mask(env, &addr);
2381
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2382 2383 2384
#endif
}

B
blueswir1 已提交
2385
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2386 2387 2388 2389
{
    // XXX add 128 bit load
    CPU_QuadU u;

2390
    helper_check_align(addr, 7);
B
blueswir1 已提交
2391 2392 2393
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2394 2395
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2396 2397 2398
        QT0 = u.q;
        break;
    case 1:
2399 2400
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2401 2402 2403 2404
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2405 2406
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2407 2408 2409 2410 2411 2412 2413
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2414
    address_mask(env, &addr);
2415 2416
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2417
    QT0 = u.q;
B
blueswir1 已提交
2418
#endif
B
blueswir1 已提交
2419 2420
}

B
blueswir1 已提交
2421
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2422 2423 2424 2425
{
    // XXX add 128 bit store
    CPU_QuadU u;

2426
    helper_check_align(addr, 7);
B
blueswir1 已提交
2427 2428 2429 2430
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2431 2432
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2433 2434 2435
        break;
    case 1:
        u.q = QT0;
2436 2437
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2438 2439 2440 2441
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2442 2443
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2444 2445 2446 2447 2448 2449
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2450
    u.q = QT0;
B
blueswir1 已提交
2451
    address_mask(env, &addr);
2452 2453
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2454
#endif
B
blueswir1 已提交
2455
}
B
blueswir1 已提交
2456

B
bellard 已提交
2457
void helper_ldfsr(void)
2458
{
B
bellard 已提交
2459
    int rnd_mode;
B
blueswir1 已提交
2460 2461

    PUT_FSR32(env, *((uint32_t *) &FT0));
2462 2463
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2464
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2465
        break;
B
bellard 已提交
2466
    default:
2467
    case FSR_RD_ZERO:
B
bellard 已提交
2468
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2469
        break;
2470
    case FSR_RD_POS:
B
bellard 已提交
2471
        rnd_mode = float_round_up;
B
blueswir1 已提交
2472
        break;
2473
    case FSR_RD_NEG:
B
bellard 已提交
2474
        rnd_mode = float_round_down;
B
blueswir1 已提交
2475
        break;
2476
    }
B
bellard 已提交
2477
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2478
}
B
bellard 已提交
2479

B
blueswir1 已提交
2480 2481 2482 2483 2484 2485
void helper_stfsr(void)
{
    *((uint32_t *) &FT0) = GET_FSR32(env);
}

void helper_debug(void)
B
bellard 已提交
2486 2487 2488 2489
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2490

B
bellard 已提交
2491
#ifndef TARGET_SPARC64
2492 2493 2494 2495 2496 2497
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2498
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2509
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2510 2511 2512 2513 2514 2515
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2516
void helper_wrpsr(target_ulong new_psr)
2517
{
2518
    if ((new_psr & PSR_CWP) >= env->nwindows)
2519 2520
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2521
        PUT_PSR(env, new_psr);
2522 2523
}

B
blueswir1 已提交
2524
target_ulong helper_rdpsr(void)
2525
{
B
blueswir1 已提交
2526
    return GET_PSR(env);
2527
}
B
bellard 已提交
2528 2529

#else
2530 2531 2532 2533 2534 2535
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2536
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2557
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2571
    if (env->cansave != env->nwindows - 2) {
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2590
    if (env->cleanwin < env->nwindows - 1)
2591 2592 2593 2594 2595 2596 2597
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2619

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2651
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2652
{
B
blueswir1 已提交
2653
    return ctpop64(val);
B
bellard 已提交
2654
}
B
bellard 已提交
2655 2656 2657 2658 2659 2660

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2661
        return env->bgregs;
B
bellard 已提交
2662
    case PS_AG:
B
blueswir1 已提交
2663
        return env->agregs;
B
bellard 已提交
2664
    case PS_MG:
B
blueswir1 已提交
2665
        return env->mgregs;
B
bellard 已提交
2666
    case PS_IG:
B
blueswir1 已提交
2667
        return env->igregs;
B
bellard 已提交
2668 2669 2670
    }
}

2671
void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2672
{
2673
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2674 2675 2676 2677 2678
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2679 2680 2681 2682 2683
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2684 2685 2686 2687
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2688
void helper_wrpstate(target_ulong new_state)
2689
{
2690
    if (!(env->def->features & CPU_FEATURE_GL))
2691
        change_pstate(new_state & 0xf3f);
2692 2693
}

B
blueswir1 已提交
2694
void helper_done(void)
B
bellard 已提交
2695
{
2696 2697 2698 2699 2700 2701
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2702
    env->tl--;
2703
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2704 2705
}

B
blueswir1 已提交
2706
void helper_retry(void)
B
bellard 已提交
2707
{
2708 2709 2710 2711 2712 2713
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2714
    env->tl--;
2715
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2716
}
B
bellard 已提交
2717
#endif
2718

2719
void cpu_set_cwp(CPUState *env1, int new_cwp)
2720 2721
{
    /* put the modified wrap registers at their proper location */
2722 2723
    if (env1->cwp == env1->nwindows - 1)
        memcpy32(env1->regbase, env1->regbase + env1->nwindows * 16);
2724
    env1->cwp = new_cwp;
2725
    /* put the wrap registers at their temporary location */
2726 2727
    if (new_cwp == env1->nwindows - 1)
        memcpy32(env1->regbase + env1->nwindows * 16, env1->regbase);
2728
    env1->regwptr = env1->regbase + (new_cwp * 16);
2729 2730
}

2731
void set_cwp(int new_cwp)
2732
{
2733
    cpu_set_cwp(env, new_cwp);
2734 2735
}

2736
void helper_flush(target_ulong addr)
2737
{
2738 2739
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2740 2741
}

2742
#if !defined(CONFIG_USER_ONLY)
2743

2744 2745 2746
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

2747
#define MMUSUFFIX _mmu
2748
#define ALIGNED_ONLY
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

2780 2781 2782
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
2783
#ifdef DEBUG_UNALIGNED
2784 2785
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
2786
#endif
2787
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
2788
    raise_exception(TT_UNALIGNED);
2789
}
2790 2791 2792 2793 2794

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
2795
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
2796 2797 2798 2799 2800 2801 2802 2803 2804
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

2805
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
2806
    if (ret) {
2807
        cpu_restore_state2(retaddr);
2808 2809 2810 2811 2812 2813
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
2814 2815

#ifndef TARGET_SPARC64
2816
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
2817 2818 2819 2820 2821 2822 2823 2824
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
2825 2826
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
B
blueswir1 已提交
2827 2828
        printf("Unassigned mem %s access to " TARGET_FMT_plx
               " asi 0x%02x from " TARGET_FMT_lx "\n",
2829 2830 2831 2832 2833 2834 2835
               is_exec ? "exec" : is_write ? "write" : "read", addr, is_asi,
               env->pc);
    else
        printf("Unassigned mem %s access to " TARGET_FMT_plx " from "
               TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", addr, env->pc);
#endif
2836
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
2837
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
2849 2850 2851 2852
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
2853 2854 2855 2856
    }
    env = saved_env;
}
#else
2857
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
2858 2859 2860 2861 2862 2863 2864 2865 2866
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
2867 2868
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
2869 2870
    env = saved_env;
#endif
2871 2872 2873 2874
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
2875 2876
}
#endif
2877