op_helper.c 40.5 KB
Newer Older
1 2
#include "exec.h"

B
bellard 已提交
3
//#define DEBUG_PCALL
B
bellard 已提交
4
//#define DEBUG_MMU
B
blueswir1 已提交
5
//#define DEBUG_UNALIGNED
6
//#define DEBUG_UNASSIGNED
B
bellard 已提交
7

B
bellard 已提交
8 9 10 11
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
12
}
B
bellard 已提交
13

14 15 16 17 18
void check_ieee_exceptions()
{
     T0 = get_float_exception_flags(&env->fp_status);
     if (T0)
     {
B
blueswir1 已提交
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
        /* Copy IEEE 754 flags into FSR */
        if (T0 & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (T0 & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (T0 & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (T0 & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (T0 & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23))
        {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        }
        else
        {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
42 43 44
     }
}

B
bellard 已提交
45 46 47
#ifdef USE_INT_TO_FLOAT_HELPERS
void do_fitos(void)
{
48
    set_float_exception_flags(0, &env->fp_status);
T
ths 已提交
49
    FT0 = int32_to_float32(*((int32_t *)&FT1), &env->fp_status);
50
    check_ieee_exceptions();
B
bellard 已提交
51 52 53 54
}

void do_fitod(void)
{
T
ths 已提交
55
    DT0 = int32_to_float64(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
56 57 58 59
}
#endif

void do_fabss(void)
60
{
B
bellard 已提交
61
    FT0 = float32_abs(FT1);
62 63
}

B
bellard 已提交
64 65 66 67 68 69 70
#ifdef TARGET_SPARC64
void do_fabsd(void)
{
    DT0 = float64_abs(DT1);
}
#endif

B
bellard 已提交
71
void do_fsqrts(void)
72
{
73
    set_float_exception_flags(0, &env->fp_status);
B
bellard 已提交
74
    FT0 = float32_sqrt(FT1, &env->fp_status);
75
    check_ieee_exceptions();
76 77
}

B
bellard 已提交
78
void do_fsqrtd(void)
79
{
80
    set_float_exception_flags(0, &env->fp_status);
B
bellard 已提交
81
    DT0 = float64_sqrt(DT1, &env->fp_status);
82
    check_ieee_exceptions();
83 84
}

85
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
B
bellard 已提交
86 87 88 89 90 91
    void glue(do_, name) (void)                                         \
    {                                                                   \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            T0 = (FSR_FCC1 | FSR_FCC0) << FS;                           \
92
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
bellard 已提交
93
                env->fsr |= T0;                                         \
94 95
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            T0 = FSR_FCC0 << FS;                                        \
            break;                                                      \
        case float_relation_greater:                                    \
            T0 = FSR_FCC1 << FS;                                        \
            break;                                                      \
        default:                                                        \
            T0 = 0;                                                     \
            break;                                                      \
        }                                                               \
        env->fsr |= T0;                                                 \
112 113
    }

114 115 116 117 118
GEN_FCMP(fcmps, float32, FT0, FT1, 0, 0);
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

GEN_FCMP(fcmpes, float32, FT0, FT1, 0, 1);
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
119 120

#ifdef TARGET_SPARC64
121 122 123 124 125 126 127 128 129 130 131
GEN_FCMP(fcmps_fcc1, float32, FT0, FT1, 22, 0);
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);

GEN_FCMP(fcmps_fcc2, float32, FT0, FT1, 24, 0);
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);

GEN_FCMP(fcmps_fcc3, float32, FT0, FT1, 26, 0);
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);

GEN_FCMP(fcmpes_fcc1, float32, FT0, FT1, 22, 1);
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
bellard 已提交
132

133 134
GEN_FCMP(fcmpes_fcc2, float32, FT0, FT1, 24, 1);
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
bellard 已提交
135

136 137
GEN_FCMP(fcmpes_fcc3, float32, FT0, FT1, 26, 1);
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
bellard 已提交
138 139 140
#endif

#ifndef TARGET_SPARC64
141
#ifndef CONFIG_USER_ONLY
B
bellard 已提交
142
void helper_ld_asi(int asi, int size, int sign)
143
{
B
bellard 已提交
144
    uint32_t ret = 0;
B
bellard 已提交
145 146

    switch (asi) {
147 148
    case 2: /* SuperSparc MXCC registers */
        break;
149
    case 3: /* MMU probe */
B
blueswir1 已提交
150 151 152 153 154 155 156 157 158 159
        {
            int mmulev;

            mmulev = (T0 >> 8) & 15;
            if (mmulev > 4)
                ret = 0;
            else {
                ret = mmu_probe(env, T0, mmulev);
                //bswap32s(&ret);
            }
B
bellard 已提交
160
#ifdef DEBUG_MMU
B
blueswir1 已提交
161
            printf("mmu_probe: 0x%08x (lev %d) -> 0x%08x\n", T0, mmulev, ret);
B
bellard 已提交
162
#endif
B
blueswir1 已提交
163 164
        }
        break;
165
    case 4: /* read MMU regs */
B
blueswir1 已提交
166 167
        {
            int reg = (T0 >> 8) & 0xf;
168

B
blueswir1 已提交
169 170 171
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
                env->mmuregs[reg] = 0;
B
bellard 已提交
172
#ifdef DEBUG_MMU
B
blueswir1 已提交
173
            printf("mmu_read: reg[%d] = 0x%08x\n", reg, ret);
B
bellard 已提交
174
#endif
B
blueswir1 已提交
175 176
        }
        break;
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
            ret = ldub_code(T0);
            break;
        case 2:
            ret = lduw_code(T0 & ~1);
            break;
        default:
        case 4:
            ret = ldl_code(T0 & ~3);
            break;
        case 8:
            ret = ldl_code(T0 & ~3);
            T0 = ldl_code((T0 + 4) & ~3);
            break;
        }
        break;
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
    case 0xa: /* User data access */
        switch(size) {
        case 1:
            ret = ldub_user(T0);
            break;
        case 2:
            ret = lduw_user(T0 & ~1);
            break;
        default:
        case 4:
            ret = ldl_user(T0 & ~3);
            break;
        case 8:
            ret = ldl_user(T0 & ~3);
            T0 = ldl_user((T0 + 4) & ~3);
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
            ret = ldub_kernel(T0);
            break;
        case 2:
            ret = lduw_kernel(T0 & ~1);
            break;
        default:
        case 4:
            ret = ldl_kernel(T0 & ~3);
            break;
        case 8:
            ret = ldl_kernel(T0 & ~3);
            T0 = ldl_kernel((T0 + 4) & ~3);
            break;
        }
        break;
231 232 233 234 235 236
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
237 238 239 240 241 242 243 244 245 246 247
        switch(size) {
        case 1:
            ret = ldub_phys(T0);
            break;
        case 2:
            ret = lduw_phys(T0 & ~1);
            break;
        default:
        case 4:
            ret = ldl_phys(T0 & ~3);
            break;
B
bellard 已提交
248
        case 8:
B
blueswir1 已提交
249 250 251
            ret = ldl_phys(T0 & ~3);
            T0 = ldl_phys((T0 + 4) & ~3);
            break;
B
bellard 已提交
252
        }
B
blueswir1 已提交
253
        break;
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
    case 0x2e: /* MMU passthrough, 0xexxxxxxxx */
    case 0x2f: /* MMU passthrough, 0xfxxxxxxxx */
        switch(size) {
        case 1:
            ret = ldub_phys((target_phys_addr_t)T0
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
            ret = lduw_phys((target_phys_addr_t)(T0 & ~1)
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
            ret = ldl_phys((target_phys_addr_t)(T0 & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
            ret = ldl_phys((target_phys_addr_t)(T0 & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            T0 = ldl_phys((target_phys_addr_t)((T0 + 4) & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
275
            break;
276
        }
B
blueswir1 已提交
277
        break;
278
    case 0x21 ... 0x2d: /* MMU passthrough, unassigned */
279
    default:
280
        do_unassigned_access(T0, 0, 0, 1);
B
blueswir1 已提交
281 282
        ret = 0;
        break;
283
    }
284 285 286 287 288 289 290 291 292 293 294 295 296
    if (sign) {
        switch(size) {
        case 1:
            T1 = (int8_t) ret;
        case 2:
            T1 = (int16_t) ret;
        default:
            T1 = ret;
            break;
        }
    }
    else
        T1 = ret;
297 298
}

299
void helper_st_asi(int asi, int size)
300 301
{
    switch(asi) {
302 303
    case 2: /* SuperSparc MXCC registers */
        break;
304
    case 3: /* MMU flush */
B
blueswir1 已提交
305 306
        {
            int mmulev;
B
bellard 已提交
307

B
blueswir1 已提交
308
            mmulev = (T0 >> 8) & 15;
B
bellard 已提交
309
#ifdef DEBUG_MMU
B
blueswir1 已提交
310
            printf("mmu flush level %d\n", mmulev);
B
bellard 已提交
311
#endif
B
blueswir1 已提交
312 313 314 315 316 317 318 319 320 321 322 323 324
            switch (mmulev) {
            case 0: // flush page
                tlb_flush_page(env, T0 & 0xfffff000);
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
325
#ifdef DEBUG_MMU
B
blueswir1 已提交
326
            dump_mmu(env);
B
bellard 已提交
327
#endif
B
blueswir1 已提交
328 329
            return;
        }
330
    case 4: /* write MMU regs */
B
blueswir1 已提交
331 332 333
        {
            int reg = (T0 >> 8) & 0xf;
            uint32_t oldreg;
334

B
blueswir1 已提交
335
            oldreg = env->mmuregs[reg];
B
bellard 已提交
336 337
            switch(reg) {
            case 0:
B
blueswir1 已提交
338 339 340 341
                env->mmuregs[reg] &= ~(MMU_E | MMU_NF);
                env->mmuregs[reg] |= T1 & (MMU_E | MMU_NF);
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
B
bellard 已提交
342
                if (oldreg != env->mmuregs[reg])
B
bellard 已提交
343 344 345
                    tlb_flush(env, 1);
                break;
            case 2:
B
blueswir1 已提交
346
                env->mmuregs[reg] = T1;
B
bellard 已提交
347 348 349 350 351 352 353 354 355 356
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
            case 3:
            case 4:
                break;
            default:
B
blueswir1 已提交
357
                env->mmuregs[reg] = T1;
B
bellard 已提交
358 359 360 361 362 363
                break;
            }
#ifdef DEBUG_MMU
            if (oldreg != env->mmuregs[reg]) {
                printf("mmu change reg[%d]: 0x%08x -> 0x%08x\n", reg, oldreg, env->mmuregs[reg]);
            }
B
blueswir1 已提交
364
            dump_mmu(env);
B
bellard 已提交
365
#endif
B
blueswir1 已提交
366 367
            return;
        }
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
    case 0xa: /* User data access */
        switch(size) {
        case 1:
            stb_user(T0, T1);
            break;
        case 2:
            stw_user(T0 & ~1, T1);
            break;
        default:
        case 4:
            stl_user(T0 & ~3, T1);
            break;
        case 8:
            stl_user(T0 & ~3, T1);
            stl_user((T0 + 4) & ~3, T2);
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
            stb_kernel(T0, T1);
            break;
        case 2:
            stw_kernel(T0 & ~1, T1);
            break;
        default:
        case 4:
            stl_kernel(T0 & ~3, T1);
            break;
        case 8:
            stl_kernel(T0 & ~3, T1);
            stl_kernel((T0 + 4) & ~3, T2);
            break;
        }
        break;
404 405 406 407 408 409 410 411 412 413
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
414
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
415 416 417 418
        {
            // value (T1) = src
            // address (T0) = dst
            // copy 32 bytes
419 420
            unsigned int i;
            uint32_t src = T1 & ~3, dst = T0 & ~3, temp;
421

422 423 424 425
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
426 427
        }
        return;
B
bellard 已提交
428
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
429 430 431 432
        {
            // value (T1, T2)
            // address (T0) = dst
            // fill 32 bytes
433 434 435
            unsigned int i;
            uint32_t dst = T0 & 7;
            uint64_t val;
B
bellard 已提交
436

437 438 439 440
            val = (((uint64_t)T1) << 32) | T2;

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
441 442
        }
        return;
443
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
444
        {
B
bellard 已提交
445 446 447 448 449 450 451 452 453 454 455
            switch(size) {
            case 1:
                stb_phys(T0, T1);
                break;
            case 2:
                stw_phys(T0 & ~1, T1);
                break;
            case 4:
            default:
                stl_phys(T0 & ~3, T1);
                break;
B
bellard 已提交
456 457 458 459
            case 8:
                stl_phys(T0 & ~3, T1);
                stl_phys((T0 + 4) & ~3, T2);
                break;
B
bellard 已提交
460
            }
B
blueswir1 已提交
461 462
        }
        return;
463 464
    case 0x2e: /* MMU passthrough, 0xexxxxxxxx */
    case 0x2f: /* MMU passthrough, 0xfxxxxxxxx */
B
blueswir1 已提交
465
        {
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
            switch(size) {
            case 1:
                stb_phys((target_phys_addr_t)T0
                         | ((target_phys_addr_t)(asi & 0xf) << 32), T1);
                break;
            case 2:
                stw_phys((target_phys_addr_t)(T0 & ~1)
                            | ((target_phys_addr_t)(asi & 0xf) << 32), T1);
                break;
            case 4:
            default:
                stl_phys((target_phys_addr_t)(T0 & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32), T1);
                break;
            case 8:
                stl_phys((target_phys_addr_t)(T0 & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32), T1);
                stl_phys((target_phys_addr_t)((T0 + 4) & ~3)
                           | ((target_phys_addr_t)(asi & 0xf) << 32), T1);
                break;
            }
B
blueswir1 已提交
487 488
        }
        return;
489 490 491 492 493
    case 0x31: /* Ross RT620 I-cache flush */
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
        break;
    case 9: /* Supervisor code access, XXX */
494
    case 0x21 ... 0x2d: /* MMU passthrough, unassigned */
495
    default:
496
        do_unassigned_access(T0, 1, 0, 1);
B
blueswir1 已提交
497
        return;
498 499 500
    }
}

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
void helper_ld_asi(int asi, int size, int sign)
{
    uint64_t ret = 0;

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        {
            switch(size) {
            case 1:
                ret = ldub_raw(T0);
                break;
            case 2:
                ret = lduw_raw(T0 & ~1);
                break;
            case 4:
                ret = ldl_raw(T0 & ~3);
                break;
            default:
            case 8:
                ret = ldq_raw(T0 & ~7);
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
        case 4:
            ret = bswap32(ret);
        case 8:
            ret = bswap64(ret);
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
        case 2:
            ret = (int16_t) ret;
        case 4:
            ret = (int32_t) ret;
        default:
            break;
        }
    }
    T1 = ret;
}

void helper_st_asi(int asi, int size)
{
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
            T0 = bswap16(T0);
        case 4:
            T0 = bswap32(T0);
        case 8:
            T0 = bswap64(T0);
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
                stb_raw(T0, T1);
                break;
            case 2:
                stw_raw(T0 & ~1, T1);
                break;
            case 4:
                stl_raw(T0 & ~3, T1);
                break;
            case 8:
            default:
                stq_raw(T0 & ~7, T1);
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
        do_unassigned_access(T0, 1, 0, 1);
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
641 642 643

void helper_ld_asi(int asi, int size, int sign)
{
B
bellard 已提交
644
    uint64_t ret = 0;
B
bellard 已提交
645 646

    if (asi < 0x80 && (env->pstate & PS_PRIV) == 0)
B
blueswir1 已提交
647
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
648 649

    switch (asi) {
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x82: // Primary no-fault
    case 0x88: // Primary LE
    case 0x8a: // Primary no-fault LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
            switch(size) {
            case 1:
                ret = ldub_kernel(T0);
                break;
            case 2:
                ret = lduw_kernel(T0 & ~1);
                break;
            case 4:
                ret = ldl_kernel(T0 & ~3);
                break;
            default:
            case 8:
                ret = ldq_kernel(T0 & ~7);
                break;
            }
        } else {
            switch(size) {
            case 1:
                ret = ldub_user(T0);
                break;
            case 2:
                ret = lduw_user(T0 & ~1);
                break;
            case 4:
                ret = ldl_user(T0 & ~3);
                break;
            default:
            case 8:
                ret = ldq_user(T0 & ~7);
                break;
            }
        }
        break;
B
bellard 已提交
690 691
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
692 693
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
694
        {
B
bellard 已提交
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
            switch(size) {
            case 1:
                ret = ldub_phys(T0);
                break;
            case 2:
                ret = lduw_phys(T0 & ~1);
                break;
            case 4:
                ret = ldl_phys(T0 & ~3);
                break;
            default:
            case 8:
                ret = ldq_phys(T0 & ~7);
                break;
            }
B
blueswir1 已提交
710 711
            break;
        }
B
bellard 已提交
712 713 714 715 716 717 718
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic
    case 0x4a: // UPA config
719
    case 0x81: // Secondary
B
bellard 已提交
720 721 722
    case 0x83: // Secondary no-fault
    case 0x89: // Secondary LE
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
723 724
        // XXX
        break;
B
bellard 已提交
725
    case 0x45: // LSU
B
blueswir1 已提交
726 727
        ret = env->lsu;
        break;
B
bellard 已提交
728
    case 0x50: // I-MMU regs
B
blueswir1 已提交
729 730
        {
            int reg = (T0 >> 3) & 0xf;
B
bellard 已提交
731

B
blueswir1 已提交
732 733 734
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
735 736 737
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
    case 0x55: // I-MMU data access
B
blueswir1 已提交
738 739
        // XXX
        break;
B
bellard 已提交
740
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
741 742 743 744 745 746 747 748 749 750 751 752 753
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                // Valid, ctx match, vaddr match
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0 &&
                    env->itlb_tag[i] == T0) {
                    ret = env->itlb_tag[i];
                    break;
                }
            }
            break;
        }
B
bellard 已提交
754
    case 0x58: // D-MMU regs
B
blueswir1 已提交
755 756
        {
            int reg = (T0 >> 3) & 0xf;
B
bellard 已提交
757

B
blueswir1 已提交
758 759 760
            ret = env->dmmuregs[reg];
            break;
        }
B
bellard 已提交
761
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
762 763 764 765 766 767 768 769 770 771 772 773 774
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                // Valid, ctx match, vaddr match
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0 &&
                    env->dtlb_tag[i] == T0) {
                    ret = env->dtlb_tag[i];
                    break;
                }
            }
            break;
        }
B
bellard 已提交
775 776 777 778
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
    case 0x5d: // D-MMU data access
B
bellard 已提交
779 780 781
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
782 783
        // XXX
        break;
B
bellard 已提交
784 785 786 787
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
788
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
789
    default:
790
        do_unassigned_access(T0, 0, 0, 1);
B
blueswir1 已提交
791 792
        ret = 0;
        break;
B
bellard 已提交
793
    }
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
        case 4:
            ret = bswap32(ret);
        case 8:
            ret = bswap64(ret);
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
        case 2:
            ret = (int16_t) ret;
        case 4:
            ret = (int32_t) ret;
        default:
            break;
        }
    }
B
bellard 已提交
833 834 835
    T1 = ret;
}

836
void helper_st_asi(int asi, int size)
B
bellard 已提交
837 838
{
    if (asi < 0x80 && (env->pstate & PS_PRIV) == 0)
B
blueswir1 已提交
839
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
840

841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x81: // Secondary
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
            T0 = bswap16(T0);
        case 4:
            T0 = bswap32(T0);
        case 8:
            T0 = bswap64(T0);
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
865
    switch(asi) {
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
            switch(size) {
            case 1:
                stb_kernel(T0, T1);
                break;
            case 2:
                stw_kernel(T0 & ~1, T1);
                break;
            case 4:
                stl_kernel(T0 & ~3, T1);
                break;
            case 8:
            default:
                stq_kernel(T0 & ~7, T1);
                break;
            }
        } else {
            switch(size) {
            case 1:
                stb_user(T0, T1);
                break;
            case 2:
                stw_user(T0 & ~1, T1);
                break;
            case 4:
                stl_user(T0 & ~3, T1);
                break;
            case 8:
            default:
                stq_user(T0 & ~7, T1);
                break;
            }
        }
        break;
B
bellard 已提交
904 905
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
906 907
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
908
        {
B
bellard 已提交
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
            switch(size) {
            case 1:
                stb_phys(T0, T1);
                break;
            case 2:
                stw_phys(T0 & ~1, T1);
                break;
            case 4:
                stl_phys(T0 & ~3, T1);
                break;
            case 8:
            default:
                stq_phys(T0 & ~7, T1);
                break;
            }
B
blueswir1 已提交
924 925
        }
        return;
B
bellard 已提交
926 927 928 929 930 931 932 933
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic
    case 0x4a: // UPA config
    case 0x89: // Secondary LE
B
blueswir1 已提交
934 935
        // XXX
        return;
B
bellard 已提交
936
    case 0x45: // LSU
B
blueswir1 已提交
937 938 939 940 941 942 943 944
        {
            uint64_t oldreg;

            oldreg = env->lsu;
            env->lsu = T1 & (DMMU_E | IMMU_E);
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
bellard 已提交
945
#ifdef DEBUG_MMU
B
bellard 已提交
946
                printf("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n", oldreg, env->lsu);
B
blueswir1 已提交
947
                dump_mmu(env);
B
bellard 已提交
948
#endif
B
blueswir1 已提交
949 950 951 952
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
953
    case 0x50: // I-MMU regs
B
blueswir1 已提交
954 955 956
        {
            int reg = (T0 >> 3) & 0xf;
            uint64_t oldreg;
957

B
blueswir1 已提交
958
            oldreg = env->immuregs[reg];
B
bellard 已提交
959 960 961 962 963 964 965 966 967 968
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
969 970
                if ((T1 & 1) == 0)
                    T1 = 0; // Clear SFSR
B
bellard 已提交
971 972 973 974 975 976
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
977
            env->immuregs[reg] = T1;
B
bellard 已提交
978 979
#ifdef DEBUG_MMU
            if (oldreg != env->immuregs[reg]) {
B
bellard 已提交
980
                printf("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08" PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
981
            }
B
blueswir1 已提交
982
            dump_mmu(env);
B
bellard 已提交
983
#endif
B
blueswir1 已提交
984 985
            return;
        }
B
bellard 已提交
986
    case 0x54: // I-MMU data in
B
blueswir1 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
                    env->itlb_tte[i] = T1;
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
                    env->itlb_tte[i] = T1;
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
1009
    case 0x55: // I-MMU data access
B
blueswir1 已提交
1010 1011
        {
            unsigned int i = (T0 >> 3) & 0x3f;
B
bellard 已提交
1012

B
blueswir1 已提交
1013 1014 1015 1016
            env->itlb_tag[i] = env->immuregs[6];
            env->itlb_tte[i] = T1;
            return;
        }
B
bellard 已提交
1017
    case 0x57: // I-MMU demap
B
blueswir1 已提交
1018 1019
        // XXX
        return;
B
bellard 已提交
1020
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1021 1022 1023
        {
            int reg = (T0 >> 3) & 0xf;
            uint64_t oldreg;
1024

B
blueswir1 已提交
1025
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
1026 1027 1028 1029 1030
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1031 1032 1033 1034 1035
                if ((T1 & 1) == 0) {
                    T1 = 0; // Clear SFSR, Fault address
                    env->dmmuregs[4] = 0;
                }
                env->dmmuregs[reg] = T1;
B
bellard 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
1046
            env->dmmuregs[reg] = T1;
B
bellard 已提交
1047 1048
#ifdef DEBUG_MMU
            if (oldreg != env->dmmuregs[reg]) {
B
bellard 已提交
1049
                printf("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08" PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
1050
            }
B
blueswir1 已提交
1051
            dump_mmu(env);
B
bellard 已提交
1052
#endif
B
blueswir1 已提交
1053 1054
            return;
        }
B
bellard 已提交
1055
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
                    env->dtlb_tte[i] = T1;
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
                    env->dtlb_tte[i] = T1;
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
1078
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
1079 1080
        {
            unsigned int i = (T0 >> 3) & 0x3f;
B
bellard 已提交
1081

B
blueswir1 已提交
1082 1083 1084 1085
            env->dtlb_tag[i] = env->dmmuregs[6];
            env->dtlb_tte[i] = T1;
            return;
        }
B
bellard 已提交
1086
    case 0x5f: // D-MMU demap
B
bellard 已提交
1087
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
1088 1089
        // XXX
        return;
B
bellard 已提交
1090 1091 1092 1093 1094 1095 1096
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
1097 1098 1099 1100 1101 1102
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
1103
    default:
1104
        do_unassigned_access(T0, 1, 0, 1);
B
blueswir1 已提交
1105
        return;
B
bellard 已提交
1106 1107
    }
}
1108 1109
#endif /* CONFIG_USER_ONLY */
#endif /* TARGET_SPARC64 */
B
bellard 已提交
1110 1111

#ifndef TARGET_SPARC64
B
bellard 已提交
1112
void helper_rett()
1113
{
1114 1115
    unsigned int cwp;

1116 1117 1118
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

1119
    env->psret = 1;
1120
    cwp = (env->cwp + 1) & (NWINDOWS - 1);
1121 1122 1123 1124 1125 1126
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
1127
#endif
1128

B
bellard 已提交
1129
void helper_ldfsr(void)
1130
{
B
bellard 已提交
1131
    int rnd_mode;
1132 1133
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
1134
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
1135
        break;
B
bellard 已提交
1136
    default:
1137
    case FSR_RD_ZERO:
B
bellard 已提交
1138
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
1139
        break;
1140
    case FSR_RD_POS:
B
bellard 已提交
1141
        rnd_mode = float_round_up;
B
blueswir1 已提交
1142
        break;
1143
    case FSR_RD_NEG:
B
bellard 已提交
1144
        rnd_mode = float_round_down;
B
blueswir1 已提交
1145
        break;
1146
    }
B
bellard 已提交
1147
    set_float_rounding_mode(rnd_mode, &env->fp_status);
1148
}
B
bellard 已提交
1149 1150 1151 1152 1153 1154

void helper_debug()
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
1155

B
bellard 已提交
1156
#ifndef TARGET_SPARC64
1157 1158
void do_wrpsr()
{
1159 1160 1161 1162
    if ((T0 & PSR_CWP) >= NWINDOWS)
        raise_exception(TT_ILL_INSN);
    else
        PUT_PSR(env, T0);
1163 1164 1165 1166 1167 1168
}

void do_rdpsr()
{
    T0 = GET_PSR(env);
}
B
bellard 已提交
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180

#else

void do_popc()
{
    T0 = (T1 & 0x5555555555555555ULL) + ((T1 >> 1) & 0x5555555555555555ULL);
    T0 = (T0 & 0x3333333333333333ULL) + ((T0 >> 2) & 0x3333333333333333ULL);
    T0 = (T0 & 0x0f0f0f0f0f0f0f0fULL) + ((T0 >> 4) & 0x0f0f0f0f0f0f0f0fULL);
    T0 = (T0 & 0x00ff00ff00ff00ffULL) + ((T0 >> 8) & 0x00ff00ff00ff00ffULL);
    T0 = (T0 & 0x0000ffff0000ffffULL) + ((T0 >> 16) & 0x0000ffff0000ffffULL);
    T0 = (T0 & 0x00000000ffffffffULL) + ((T0 >> 32) & 0x00000000ffffffffULL);
}
B
bellard 已提交
1181 1182 1183 1184 1185 1186

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
1187
        return env->bgregs;
B
bellard 已提交
1188
    case PS_AG:
B
blueswir1 已提交
1189
        return env->agregs;
B
bellard 已提交
1190
    case PS_MG:
B
blueswir1 已提交
1191
        return env->mgregs;
B
bellard 已提交
1192
    case PS_IG:
B
blueswir1 已提交
1193
        return env->igregs;
B
bellard 已提交
1194 1195 1196
    }
}

1197
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
1198
{
1199
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
1200 1201 1202 1203 1204
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
1205 1206 1207 1208 1209
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
1210 1211 1212 1213
    }
    env->pstate = new_pstate;
}

1214 1215 1216 1217 1218
void do_wrpstate(void)
{
    change_pstate(T0 & 0xf3f);
}

B
bellard 已提交
1219 1220 1221 1222 1223 1224 1225
void do_done(void)
{
    env->tl--;
    env->pc = env->tnpc[env->tl];
    env->npc = env->tnpc[env->tl] + 4;
    PUT_CCR(env, env->tstate[env->tl] >> 32);
    env->asi = (env->tstate[env->tl] >> 24) & 0xff;
1226
    change_pstate((env->tstate[env->tl] >> 8) & 0xf3f);
1227
    PUT_CWP64(env, env->tstate[env->tl] & 0xff);
B
bellard 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236
}

void do_retry(void)
{
    env->tl--;
    env->pc = env->tpc[env->tl];
    env->npc = env->tnpc[env->tl];
    PUT_CCR(env, env->tstate[env->tl] >> 32);
    env->asi = (env->tstate[env->tl] >> 24) & 0xff;
1237
    change_pstate((env->tstate[env->tl] >> 8) & 0xf3f);
1238
    PUT_CWP64(env, env->tstate[env->tl] & 0xff);
B
bellard 已提交
1239
}
B
bellard 已提交
1240
#endif
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278

void set_cwp(int new_cwp)
{
    /* put the modified wrap registers at their proper location */
    if (env->cwp == (NWINDOWS - 1))
        memcpy32(env->regbase, env->regbase + NWINDOWS * 16);
    env->cwp = new_cwp;
    /* put the wrap registers at their temporary location */
    if (new_cwp == (NWINDOWS - 1))
        memcpy32(env->regbase + NWINDOWS * 16, env->regbase);
    env->regwptr = env->regbase + (new_cwp * 16);
    REGWPTR = env->regwptr;
}

void cpu_set_cwp(CPUState *env1, int new_cwp)
{
    CPUState *saved_env;
#ifdef reg_REGWPTR
    target_ulong *saved_regwptr;
#endif

    saved_env = env;
#ifdef reg_REGWPTR
    saved_regwptr = REGWPTR;
#endif
    env = env1;
    set_cwp(new_cwp);
    env = saved_env;
#ifdef reg_REGWPTR
    REGWPTR = saved_regwptr;
#endif
}

#ifdef TARGET_SPARC64
void do_interrupt(int intno)
{
#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
B
blueswir1 已提交
1279 1280
        static int count;
        fprintf(logfile, "%6d: v=%04x pc=%016" PRIx64 " npc=%016" PRIx64 " SP=%016" PRIx64 "\n",
1281 1282 1283
                count, intno,
                env->pc,
                env->npc, env->regwptr[6]);
B
blueswir1 已提交
1284
        cpu_dump_state(env, logfile, fprintf, 0);
1285
#if 0
B
blueswir1 已提交
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
1297
#endif
B
blueswir1 已提交
1298
        count++;
1299 1300
    }
#endif
1301
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
1302
    if (env->tl == MAXTL) {
B
bellard 已提交
1303
        cpu_abort(env, "Trap 0x%04x while trap level is MAXTL, Error state", env->exception_index);
B
blueswir1 已提交
1304
        return;
1305 1306 1307
    }
#endif
    env->tstate[env->tl] = ((uint64_t)GET_CCR(env) << 32) | ((env->asi & 0xff) << 24) |
B
blueswir1 已提交
1308
        ((env->pstate & 0xf3f) << 8) | GET_CWP64(env);
1309 1310 1311
    env->tpc[env->tl] = env->pc;
    env->tnpc[env->tl] = env->npc;
    env->tt[env->tl] = intno;
1312 1313 1314 1315 1316 1317 1318 1319
    change_pstate(PS_PEF | PS_PRIV | PS_AG);

    if (intno == TT_CLRWIN)
        set_cwp((env->cwp - 1) & (NWINDOWS - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        set_cwp((env->cwp - env->cansave - 2) & (NWINDOWS - 1));
    else if ((intno & 0x1c0) == TT_FILL)
        set_cwp((env->cwp + 1) & (NWINDOWS - 1));
B
bellard 已提交
1320 1321 1322
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    if (env->tl < MAXTL - 1) {
B
blueswir1 已提交
1323
        env->tl++;
B
bellard 已提交
1324
    } else {
B
blueswir1 已提交
1325 1326 1327
        env->pstate |= PS_RED;
        if (env->tl != MAXTL)
            env->tl++;
B
bellard 已提交
1328
    }
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
}
#else
void do_interrupt(int intno)
{
    int cwp;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
B
blueswir1 已提交
1340 1341
        static int count;
        fprintf(logfile, "%6d: v=%02x pc=%08x npc=%08x SP=%08x\n",
1342 1343 1344
                count, intno,
                env->pc,
                env->npc, env->regwptr[6]);
B
blueswir1 已提交
1345
        cpu_dump_state(env, logfile, fprintf, 0);
1346
#if 0
B
blueswir1 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
1358
#endif
B
blueswir1 已提交
1359
        count++;
1360 1361
    }
#endif
1362
#if !defined(CONFIG_USER_ONLY)
1363
    if (env->psret == 0) {
B
bellard 已提交
1364
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state", env->exception_index);
B
blueswir1 已提交
1365
        return;
1366 1367 1368
    }
#endif
    env->psret = 0;
1369
    cwp = (env->cwp - 1) & (NWINDOWS - 1);
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
    set_cwp(cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
}
#endif

1382
#if !defined(CONFIG_USER_ONLY)
1383

1384 1385 1386
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

1387
#define MMUSUFFIX _mmu
1388
#define ALIGNED_ONLY
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
#define GETPC() (__builtin_return_address(0))

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

1403 1404 1405
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
1406 1407 1408 1409
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x%x from 0x%x\n", addr, env->pc);
#endif
    raise_exception(TT_UNALIGNED);
1410
}
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
void tlb_fill(target_ulong addr, int is_write, int is_user, void *retaddr)
{
    TranslationBlock *tb;
    int ret;
    unsigned long pc;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, is_user, 1);
    if (ret) {
        if (retaddr) {
            /* now we have a real cpu fault */
            pc = (unsigned long)retaddr;
            tb = tb_find_pc(pc);
            if (tb) {
                /* the PC is inside the translated code. It means that we have
                   a virtual CPU fault */
                cpu_restore_state(tb, env, pc, (void *)T2);
            }
        }
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
1446 1447

#ifndef TARGET_SPARC64
1448
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
1449 1450 1451 1452 1453 1454 1455 1456 1457
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
1458
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
#ifdef DEBUG_UNASSIGNED
1471
        printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
1472 1473
               "\n", addr, env->pc);
#endif
1474 1475 1476 1477
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
1478 1479 1480 1481
    }
    env = saved_env;
}
#else
1482
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
1483 1484 1485 1486 1487 1488 1489 1490 1491
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
1492
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx "\n",
1493 1494 1495
           addr, env->pc);
    env = saved_env;
#endif
1496 1497 1498 1499
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
1500 1501
}
#endif
1502 1503 1504 1505

#ifdef TARGET_SPARC64
void do_tick_set_count(void *opaque, uint64_t count)
{
B
blueswir1 已提交
1506
#if !defined(CONFIG_USER_ONLY)
1507
    ptimer_set_count(opaque, -count);
B
blueswir1 已提交
1508
#endif
1509 1510 1511 1512
}

uint64_t do_tick_get_count(void *opaque)
{
B
blueswir1 已提交
1513
#if !defined(CONFIG_USER_ONLY)
1514
    return -ptimer_get_count(opaque);
B
blueswir1 已提交
1515 1516 1517
#else
    return 0;
#endif
1518 1519 1520 1521
}

void do_tick_set_limit(void *opaque, uint64_t limit)
{
B
blueswir1 已提交
1522
#if !defined(CONFIG_USER_ONLY)
1523
    ptimer_set_limit(opaque, -limit, 0);
B
blueswir1 已提交
1524
#endif
1525 1526
}
#endif