op_helper.c 100.5 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15
#ifdef DEBUG_MMU
16 17
#define DPRINTF_MMU(fmt, ...)                                   \
    do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
18
#else
19
#define DPRINTF_MMU(fmt, ...) do {} while (0)
20 21 22
#endif

#ifdef DEBUG_MXCC
23 24
#define DPRINTF_MXCC(fmt, ...)                                  \
    do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0)
25
#else
26
#define DPRINTF_MXCC(fmt, ...) do {} while (0)
27 28
#endif

29
#ifdef DEBUG_ASI
30 31
#define DPRINTF_ASI(fmt, ...)                                   \
    do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0)
32 33
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
    int tsb_split = (env->dmmuregs[5] & 0x1000ULL) ? 1 : 0;
    int tsb_size  = env->dmmuregs[5] & 0xf;

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

#endif

B
blueswir1 已提交
92 93 94 95 96 97 98 99
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
100
static void raise_exception(int tt)
B
bellard 已提交
101 102 103
{
    env->exception_index = tt;
    cpu_loop_exit();
104
}
B
bellard 已提交
105

P
pbrook 已提交
106 107 108 109 110
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
111 112 113 114 115
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
116 117
void helper_check_align(target_ulong addr, uint32_t align)
{
118 119 120 121 122
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
123
        raise_exception(TT_UNALIGNED);
124
    }
B
blueswir1 已提交
125 126
}

127 128 129
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
130
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
131
    {                                                           \
B
blueswir1 已提交
132
        return float32_ ## name (src1, src2, &env->fp_status);  \
133 134 135 136
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
137 138 139 140
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
141 142 143 144 145 146 147 148
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

149
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
150
{
151 152
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
153 154
                      &env->fp_status);
}
B
blueswir1 已提交
155

B
blueswir1 已提交
156 157 158 159 160 161 162
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
163
float32 helper_fnegs(float32 src)
164
{
B
blueswir1 已提交
165
    return float32_chs(src);
166 167
}

168 169
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
170
{
171
    DT0 = float64_chs(DT1);
172
}
B
blueswir1 已提交
173 174 175 176 177 178

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
179 180

/* Integer to float conversion.  */
B
blueswir1 已提交
181
float32 helper_fitos(int32_t src)
B
bellard 已提交
182
{
B
blueswir1 已提交
183
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
184 185
}

186
void helper_fitod(int32_t src)
B
bellard 已提交
187
{
188
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
189
}
190

191
void helper_fitoq(int32_t src)
B
blueswir1 已提交
192
{
193
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
194 195
}

B
blueswir1 已提交
196
#ifdef TARGET_SPARC64
197
float32 helper_fxtos(void)
B
blueswir1 已提交
198
{
199
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
200 201
}

202
F_HELPER(xto, d)
B
blueswir1 已提交
203 204 205
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
206

B
blueswir1 已提交
207 208 209 210 211
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
212 213 214
#undef F_HELPER

/* floating point conversion */
215
float32 helper_fdtos(void)
216
{
217
    return float64_to_float32(DT1, &env->fp_status);
218 219
}

220
void helper_fstod(float32 src)
221
{
222
    DT0 = float32_to_float64(src, &env->fp_status);
223
}
224

225
float32 helper_fqtos(void)
B
blueswir1 已提交
226
{
227
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
228 229
}

230
void helper_fstoq(float32 src)
B
blueswir1 已提交
231
{
232
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
233 234 235 236 237 238 239 240 241 242 243 244
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

245
/* Float to integer conversion.  */
B
blueswir1 已提交
246
int32_t helper_fstoi(float32 src)
247
{
B
blueswir1 已提交
248
    return float32_to_int32_round_to_zero(src, &env->fp_status);
249 250
}

251
int32_t helper_fdtoi(void)
252
{
253
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
254 255
}

256
int32_t helper_fqtoi(void)
B
blueswir1 已提交
257
{
258
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
259 260
}

261
#ifdef TARGET_SPARC64
262
void helper_fstox(float32 src)
263
{
264
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
265 266 267 268 269 270 271
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
272 273 274 275 276
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

277 278 279 280 281
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
282 283 284 285
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    *((uint64_t *)&DT0) = tmp;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
506 507 508 509
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
530
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
531 532 533
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
534 535
        s.l = src1;                                     \
        d.l = src2;                                     \
536 537 538 539
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
540
        return d.l;                                     \
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
556
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
557 558 559
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
560 561
        s.l = src1;                                     \
        d.l = src2;                                     \
562 563 564
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
565
        return d.l;                                     \
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
647
float32 helper_fabss(float32 src)
648
{
B
blueswir1 已提交
649
    return float32_abs(src);
650 651
}

B
bellard 已提交
652
#ifdef TARGET_SPARC64
653
void helper_fabsd(void)
B
bellard 已提交
654 655 656
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
657 658 659 660 661 662

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
663

B
blueswir1 已提交
664
float32 helper_fsqrts(float32 src)
665
{
B
blueswir1 已提交
666
    return float32_sqrt(src, &env->fp_status);
667 668
}

669
void helper_fsqrtd(void)
670
{
B
bellard 已提交
671
    DT0 = float64_sqrt(DT1, &env->fp_status);
672 673
}

B
blueswir1 已提交
674 675 676 677 678
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

679
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
680
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
681
    {                                                                   \
B
blueswir1 已提交
682 683
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
684 685 686
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
687
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
688
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
689
                env->fsr |= new_fsr;                                    \
690 691
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
692 693 694 695 696 697
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
698
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
699 700
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
701
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
702 703
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
704
            new_fsr = 0;                                                \
B
bellard 已提交
705 706
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
707
        env->fsr |= new_fsr;                                            \
708
    }
B
blueswir1 已提交
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
739

B
blueswir1 已提交
740
GEN_FCMPS(fcmps, float32, 0, 0);
741 742
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
743
GEN_FCMPS(fcmpes, float32, 0, 1);
744
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
745

B
blueswir1 已提交
746 747 748
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

749 750 751 752 753 754 755 756 757 758
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

B
Blue Swirl 已提交
759 760 761 762 763 764 765 766 767 768 769
static inline uint32_t get_NZ_icc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!(dst & 0xffffffffULL))
        ret |= PSR_ZERO;
    if ((int32_t) (dst & 0xffffffffULL) < 0)
        ret |= PSR_NEG;
    return ret;
}

770 771 772 773 774 775 776 777 778 779 780
#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

B
Blue Swirl 已提交
781 782 783 784 785 786 787 788 789 790 791 792
static inline uint32_t get_NZ_xcc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!dst)
        ret |= PSR_ZERO;
    if ((int64_t)dst < 0)
        ret |= PSR_NEG;
    return ret;
}
#endif

B
Blue Swirl 已提交
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
static inline uint32_t get_V_div_icc(target_ulong src2)
{
    uint32_t ret = 0;

    if (src2 != 0)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_div(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_V_div_icc(CC_SRC2);
    return ret;
}

static uint32_t compute_C_div(void)
{
    return 0;
}

B
Blue Swirl 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
static inline uint32_t get_C_add_icc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if ((dst & 0xffffffffULL) < (src1 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_icc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_add_xcc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if (dst < src1)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_xcc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add_xcc(void)
{
    return get_C_add_xcc(CC_DST, CC_SRC);
}
884 885
#endif

B
Blue Swirl 已提交
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
static uint32_t compute_all_addx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx(void)
{
    uint32_t ret;

    ret = get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_addx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx_xcc(void)
{
    uint32_t ret;

    ret = get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    return ret;
}
#endif

B
Blue Swirl 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
static inline uint32_t get_V_tag_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 | src2) & 0x3)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_tadd(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tadd(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_taddtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_taddtv(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

B
Blue Swirl 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
static inline uint32_t get_C_sub_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 & 0xffffffffULL) < (src2 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub(void)
{
    return get_C_sub_icc(CC_SRC, CC_SRC2);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_sub_xcc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if (src1 < src2)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_xcc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub_xcc(void)
{
    return get_C_sub_xcc(CC_SRC, CC_SRC2);
}
#endif

B
Blue Swirl 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
static uint32_t compute_all_subx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx(void)
{
    uint32_t ret;

    ret = get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_subx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx_xcc(void)
{
    uint32_t ret;

    ret = get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    return ret;
}
#endif

B
Blue Swirl 已提交
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static uint32_t compute_all_tsub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tsub(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_tsubtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_tsubtv(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static uint32_t compute_all_logic(void)
{
    return get_NZ_icc(CC_DST);
}

static uint32_t compute_C_logic(void)
{
    return 0;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_logic_xcc(void)
{
    return get_NZ_xcc(CC_DST);
}
#endif

1126 1127 1128 1129 1130 1131 1132 1133
typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
B
Blue Swirl 已提交
1134
    [CC_OP_DIV] = { compute_all_div, compute_C_div },
B
Blue Swirl 已提交
1135
    [CC_OP_ADD] = { compute_all_add, compute_C_add },
B
Blue Swirl 已提交
1136
    [CC_OP_ADDX] = { compute_all_addx, compute_C_addx },
B
Blue Swirl 已提交
1137 1138
    [CC_OP_TADD] = { compute_all_tadd, compute_C_tadd },
    [CC_OP_TADDTV] = { compute_all_taddtv, compute_C_taddtv },
B
Blue Swirl 已提交
1139
    [CC_OP_SUB] = { compute_all_sub, compute_C_sub },
B
Blue Swirl 已提交
1140
    [CC_OP_SUBX] = { compute_all_subx, compute_C_subx },
B
Blue Swirl 已提交
1141 1142
    [CC_OP_TSUB] = { compute_all_tsub, compute_C_tsub },
    [CC_OP_TSUBTV] = { compute_all_tsubtv, compute_C_tsubtv },
1143
    [CC_OP_LOGIC] = { compute_all_logic, compute_C_logic },
1144 1145 1146 1147 1148 1149
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
B
Blue Swirl 已提交
1150
    [CC_OP_DIV] = { compute_all_logic_xcc, compute_C_logic },
B
Blue Swirl 已提交
1151
    [CC_OP_ADD] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1152
    [CC_OP_ADDX] = { compute_all_addx_xcc, compute_C_addx_xcc },
B
Blue Swirl 已提交
1153 1154
    [CC_OP_TADD] = { compute_all_add_xcc, compute_C_add_xcc },
    [CC_OP_TADDTV] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1155
    [CC_OP_SUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
B
Blue Swirl 已提交
1156
    [CC_OP_SUBX] = { compute_all_subx_xcc, compute_C_subx_xcc },
B
Blue Swirl 已提交
1157 1158
    [CC_OP_TSUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
    [CC_OP_TSUBTV] = { compute_all_sub_xcc, compute_C_sub_xcc },
1159
    [CC_OP_LOGIC] = { compute_all_logic_xcc, compute_C_logic },
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
1184
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1185
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
1186
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
1187
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
1188

B
blueswir1 已提交
1189
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
1190
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
1191
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
1192

B
blueswir1 已提交
1193
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
1194
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
1195
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
1196

B
blueswir1 已提交
1197
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
1198
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
1199
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
1200

B
blueswir1 已提交
1201
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
1202
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
1203
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
1204

B
blueswir1 已提交
1205
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
1206
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
1207 1208
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
1209
#undef GEN_FCMPS
B
bellard 已提交
1210

B
blueswir1 已提交
1211 1212
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
1213 1214 1215
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
1216 1217
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
1218 1219
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
1220 1221 1222 1223
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
1224 1225 1226
}
#endif

B
blueswir1 已提交
1227 1228 1229 1230
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
1231 1232 1233 1234
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
1235 1236
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
1237 1238
        break;
    case 2:
B
blueswir1 已提交
1239 1240
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
1241 1242
        break;
    case 4:
B
blueswir1 已提交
1243 1244
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
1245 1246
        break;
    case 8:
B
blueswir1 已提交
1247 1248
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
1249 1250 1251 1252 1253
        break;
    }
}
#endif

B
blueswir1 已提交
1254 1255 1256
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1257
{
B
blueswir1 已提交
1258
    uint64_t ret = 0;
1259
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
1260
    uint32_t last_addr = addr;
1261
#endif
B
bellard 已提交
1262

1263
    helper_check_align(addr, size - 1);
B
bellard 已提交
1264
    switch (asi) {
1265
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1266
        switch (addr) {
1267
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
1268 1269 1270
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1271 1272
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1273 1274 1275 1276 1277
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1278 1279
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1280
            break;
1281 1282
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
1283
                ret = env->mxccregs[5];
1284 1285
                // should we do something here?
            } else
B
blueswir1 已提交
1286 1287
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1288
            break;
1289
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
1290 1291 1292
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
1293 1294
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1295 1296
            break;
        default:
B
blueswir1 已提交
1297 1298
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1299 1300
            break;
        }
B
blueswir1 已提交
1301
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
1302
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
1303
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
1304 1305 1306
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1307
        break;
1308
    case 3: /* MMU probe */
B
blueswir1 已提交
1309 1310 1311
        {
            int mmulev;

B
blueswir1 已提交
1312
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
1313 1314
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
1315 1316 1317 1318
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
1319 1320
        }
        break;
1321
    case 4: /* read MMU regs */
B
blueswir1 已提交
1322
        {
B
blueswir1 已提交
1323
            int reg = (addr >> 8) & 0x1f;
1324

B
blueswir1 已提交
1325 1326
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
1327 1328 1329 1330 1331
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
1332
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
1333 1334
        }
        break;
B
blueswir1 已提交
1335 1336 1337 1338
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1339 1340 1341
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1342
            ret = ldub_code(addr);
1343 1344
            break;
        case 2:
1345
            ret = lduw_code(addr);
1346 1347 1348
            break;
        default:
        case 4:
1349
            ret = ldl_code(addr);
1350 1351
            break;
        case 8:
1352
            ret = ldq_code(addr);
1353 1354 1355
            break;
        }
        break;
1356 1357 1358
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1359
            ret = ldub_user(addr);
1360 1361
            break;
        case 2:
1362
            ret = lduw_user(addr);
1363 1364 1365
            break;
        default:
        case 4:
1366
            ret = ldl_user(addr);
1367 1368
            break;
        case 8:
1369
            ret = ldq_user(addr);
1370 1371 1372 1373 1374 1375
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1376
            ret = ldub_kernel(addr);
1377 1378
            break;
        case 2:
1379
            ret = lduw_kernel(addr);
1380 1381 1382
            break;
        default:
        case 4:
1383
            ret = ldl_kernel(addr);
1384 1385
            break;
        case 8:
1386
            ret = ldq_kernel(addr);
1387 1388 1389
            break;
        }
        break;
1390 1391 1392 1393 1394 1395
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1396 1397
        switch(size) {
        case 1:
B
blueswir1 已提交
1398
            ret = ldub_phys(addr);
B
bellard 已提交
1399 1400
            break;
        case 2:
1401
            ret = lduw_phys(addr);
B
bellard 已提交
1402 1403 1404
            break;
        default:
        case 4:
1405
            ret = ldl_phys(addr);
B
bellard 已提交
1406
            break;
B
bellard 已提交
1407
        case 8:
1408
            ret = ldq_phys(addr);
B
blueswir1 已提交
1409
            break;
B
bellard 已提交
1410
        }
B
blueswir1 已提交
1411
        break;
1412
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1413 1414
        switch(size) {
        case 1:
B
blueswir1 已提交
1415
            ret = ldub_phys((target_phys_addr_t)addr
1416 1417 1418
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1419
            ret = lduw_phys((target_phys_addr_t)addr
1420 1421 1422 1423
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1424
            ret = ldl_phys((target_phys_addr_t)addr
1425 1426 1427
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1428
            ret = ldq_phys((target_phys_addr_t)addr
1429
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1430
            break;
1431
        }
B
blueswir1 已提交
1432
        break;
B
blueswir1 已提交
1433 1434 1435
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1436 1437 1438
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016llx\n", reg, ret);
        }
        break;
B
blueswir1 已提交
1461
    case 8: /* User code access, XXX */
1462
    default:
1463
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1464 1465
        ret = 0;
        break;
1466
    }
1467 1468 1469
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1470
            ret = (int8_t) ret;
B
blueswir1 已提交
1471
            break;
1472
        case 2:
B
blueswir1 已提交
1473 1474 1475 1476
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1477
            break;
1478 1479 1480 1481
        default:
            break;
        }
    }
1482
#ifdef DEBUG_ASI
B
blueswir1 已提交
1483
    dump_asi("read ", last_addr, asi, size, ret);
1484
#endif
B
blueswir1 已提交
1485
    return ret;
1486 1487
}

B
blueswir1 已提交
1488
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1489
{
1490
    helper_check_align(addr, size - 1);
1491
    switch(asi) {
1492
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1493
        switch (addr) {
1494 1495
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1496
                env->mxccdata[0] = val;
1497
            else
B
blueswir1 已提交
1498 1499
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1500 1501 1502
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1503
                env->mxccdata[1] = val;
1504
            else
B
blueswir1 已提交
1505 1506
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1507 1508 1509
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1510
                env->mxccdata[2] = val;
1511
            else
B
blueswir1 已提交
1512 1513
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1514 1515 1516
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1517
                env->mxccdata[3] = val;
1518
            else
B
blueswir1 已提交
1519 1520
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1521 1522 1523
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1524
                env->mxccregs[0] = val;
1525
            else
B
blueswir1 已提交
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1536 1537 1538
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1539
                env->mxccregs[1] = val;
1540
            else
B
blueswir1 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1551 1552 1553
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1554
                env->mxccregs[3] = val;
1555
            else
B
blueswir1 已提交
1556 1557
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1558 1559 1560
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1561
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1562
                    | val;
1563
            else
B
blueswir1 已提交
1564 1565
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1566 1567
            break;
        case 0x01c00e00: /* MXCC error register  */
1568
            // writing a 1 bit clears the error
1569
            if (size == 8)
B
blueswir1 已提交
1570
                env->mxccregs[6] &= ~val;
1571
            else
B
blueswir1 已提交
1572 1573
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1574 1575 1576
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1577
                env->mxccregs[7] = val;
1578
            else
B
blueswir1 已提交
1579 1580
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1581 1582
            break;
        default:
B
blueswir1 已提交
1583 1584
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1585 1586
            break;
        }
1587 1588
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1589 1590 1591
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1592
        break;
1593
    case 3: /* MMU flush */
B
blueswir1 已提交
1594 1595
        {
            int mmulev;
B
bellard 已提交
1596

B
blueswir1 已提交
1597
            mmulev = (addr >> 8) & 15;
1598
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1599 1600
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1601
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1612
#ifdef DEBUG_MMU
B
blueswir1 已提交
1613
            dump_mmu(env);
B
bellard 已提交
1614
#endif
B
blueswir1 已提交
1615
        }
1616
        break;
1617
    case 4: /* write MMU regs */
B
blueswir1 已提交
1618
        {
B
blueswir1 已提交
1619
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1620
            uint32_t oldreg;
1621

B
blueswir1 已提交
1622
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1623
            switch(reg) {
1624
            case 0: // Control Register
B
blueswir1 已提交
1625
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1626
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1627 1628
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1629 1630
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1631 1632
                    tlb_flush(env, 1);
                break;
1633
            case 1: // Context Table Pointer Register
1634
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1635 1636
                break;
            case 2: // Context Register
1637
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1638 1639 1640 1641 1642 1643
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1644 1645 1646 1647
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1648
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1649
                break;
1650
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1651
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1652
                break;
1653
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1654
                env->mmuregs[4] = val;
B
blueswir1 已提交
1655
                break;
B
bellard 已提交
1656
            default:
B
blueswir1 已提交
1657
                env->mmuregs[reg] = val;
B
bellard 已提交
1658 1659 1660
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1661 1662
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1663
            }
1664
#ifdef DEBUG_MMU
B
blueswir1 已提交
1665
            dump_mmu(env);
B
bellard 已提交
1666
#endif
B
blueswir1 已提交
1667
        }
1668
        break;
B
blueswir1 已提交
1669 1670 1671 1672
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1673 1674 1675
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1676
            stb_user(addr, val);
1677 1678
            break;
        case 2:
1679
            stw_user(addr, val);
1680 1681 1682
            break;
        default:
        case 4:
1683
            stl_user(addr, val);
1684 1685
            break;
        case 8:
1686
            stq_user(addr, val);
1687 1688 1689 1690 1691 1692
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1693
            stb_kernel(addr, val);
1694 1695
            break;
        case 2:
1696
            stw_kernel(addr, val);
1697 1698 1699
            break;
        default:
        case 4:
1700
            stl_kernel(addr, val);
1701 1702
            break;
        case 8:
1703
            stq_kernel(addr, val);
1704 1705 1706
            break;
        }
        break;
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1717
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1718
        {
B
blueswir1 已提交
1719 1720
            // val = src
            // addr = dst
B
blueswir1 已提交
1721
            // copy 32 bytes
1722
            unsigned int i;
B
blueswir1 已提交
1723
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1724

1725 1726 1727 1728
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1729
        }
1730
        break;
B
bellard 已提交
1731
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1732
        {
B
blueswir1 已提交
1733 1734
            // addr = dst
            // fill 32 bytes with val
1735
            unsigned int i;
B
blueswir1 已提交
1736
            uint32_t dst = addr & 7;
1737 1738 1739

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1740
        }
1741
        break;
1742
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1743
        {
B
bellard 已提交
1744 1745
            switch(size) {
            case 1:
B
blueswir1 已提交
1746
                stb_phys(addr, val);
B
bellard 已提交
1747 1748
                break;
            case 2:
1749
                stw_phys(addr, val);
B
bellard 已提交
1750 1751 1752
                break;
            case 4:
            default:
1753
                stl_phys(addr, val);
B
bellard 已提交
1754
                break;
B
bellard 已提交
1755
            case 8:
1756
                stq_phys(addr, val);
B
bellard 已提交
1757
                break;
B
bellard 已提交
1758
            }
B
blueswir1 已提交
1759
        }
1760
        break;
B
blueswir1 已提交
1761
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1762
        {
1763 1764
            switch(size) {
            case 1:
B
blueswir1 已提交
1765 1766
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1767 1768
                break;
            case 2:
1769
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1770
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1771 1772 1773
                break;
            case 4:
            default:
1774
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1775
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1776 1777
                break;
            case 8:
1778
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1779
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1780 1781
                break;
            }
B
blueswir1 已提交
1782
        }
1783
        break;
B
blueswir1 已提交
1784 1785 1786
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1787 1788
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1789 1790
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1791
    case 0x4c: /* breakpoint action */
1792
        break;
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016llx\n", reg,
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1815
    case 8: /* User code access, XXX */
1816
    case 9: /* Supervisor code access, XXX */
1817
    default:
1818
        do_unassigned_access(addr, 1, 0, asi, size);
1819
        break;
1820
    }
1821
#ifdef DEBUG_ASI
B
blueswir1 已提交
1822
    dump_asi("write", addr, asi, size, val);
1823
#endif
1824 1825
}

1826 1827 1828 1829
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1830
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1831 1832
{
    uint64_t ret = 0;
B
blueswir1 已提交
1833 1834 1835
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1836 1837 1838 1839

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1840
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1841
    address_mask(env, &addr);
1842

1843 1844 1845
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1846 1847 1848 1849 1850 1851 1852 1853 1854
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1855 1856 1857
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1858
                ret = ldub_raw(addr);
1859 1860
                break;
            case 2:
1861
                ret = lduw_raw(addr);
1862 1863
                break;
            case 4:
1864
                ret = ldl_raw(addr);
1865 1866 1867
                break;
            default:
            case 8:
1868
                ret = ldq_raw(addr);
1869 1870 1871 1872 1873 1874
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1875 1876 1877 1878 1879 1880 1881 1882 1883
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1899
            break;
1900 1901
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1902
            break;
1903 1904
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1905
            break;
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1918
            break;
1919 1920
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1921
            break;
1922 1923
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1924
            break;
1925 1926 1927 1928
        default:
            break;
        }
    }
B
blueswir1 已提交
1929 1930 1931 1932
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1933 1934
}

B
blueswir1 已提交
1935
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1936
{
B
blueswir1 已提交
1937 1938 1939
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1940 1941 1942
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1943
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1944
    address_mask(env, &addr);
1945

1946 1947 1948 1949 1950 1951
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
1952
            val = bswap16(val);
B
blueswir1 已提交
1953
            break;
1954
        case 4:
1955
            val = bswap32(val);
B
blueswir1 已提交
1956
            break;
1957
        case 8:
1958
            val = bswap64(val);
B
blueswir1 已提交
1959
            break;
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1973
                stb_raw(addr, val);
1974 1975
                break;
            case 2:
1976
                stw_raw(addr, val);
1977 1978
                break;
            case 4:
1979
                stl_raw(addr, val);
1980 1981 1982
                break;
            case 8:
            default:
1983
                stq_raw(addr, val);
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
1998
        do_unassigned_access(addr, 1, 0, 1, size);
1999 2000 2001 2002 2003
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
2004

B
blueswir1 已提交
2005
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
2006
{
B
bellard 已提交
2007
    uint64_t ret = 0;
B
blueswir1 已提交
2008 2009 2010
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
2011

B
blueswir1 已提交
2012
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2013 2014
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2015
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2016
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2017

2018
    helper_check_align(addr, size - 1);
B
bellard 已提交
2019
    switch (asi) {
B
blueswir1 已提交
2020 2021 2022 2023 2024 2025 2026 2027 2028
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
2029 2030 2031 2032
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2033 2034
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2035
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2036 2037
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2038 2039
                switch(size) {
                case 1:
B
blueswir1 已提交
2040
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
2041 2042
                    break;
                case 2:
2043
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
2044 2045
                    break;
                case 4:
2046
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
2047 2048 2049
                    break;
                default:
                case 8:
2050
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
2051 2052 2053 2054 2055
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2056
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
2057 2058
                    break;
                case 2:
2059
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
2060 2061
                    break;
                case 4:
2062
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
2063 2064 2065
                    break;
                default:
                case 8:
2066
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
2067 2068
                    break;
                }
2069 2070 2071 2072
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2073
                ret = ldub_user(addr);
2074 2075
                break;
            case 2:
2076
                ret = lduw_user(addr);
2077 2078
                break;
            case 4:
2079
                ret = ldl_user(addr);
2080 2081 2082
                break;
            default:
            case 8:
2083
                ret = ldq_user(addr);
2084 2085 2086 2087
                break;
            }
        }
        break;
B
bellard 已提交
2088 2089
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2090 2091
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2092
        {
B
bellard 已提交
2093 2094
            switch(size) {
            case 1:
B
blueswir1 已提交
2095
                ret = ldub_phys(addr);
B
bellard 已提交
2096 2097
                break;
            case 2:
2098
                ret = lduw_phys(addr);
B
bellard 已提交
2099 2100
                break;
            case 4:
2101
                ret = ldl_phys(addr);
B
bellard 已提交
2102 2103 2104
                break;
            default:
            case 8:
2105
                ret = ldq_phys(addr);
B
bellard 已提交
2106 2107
                break;
            }
B
blueswir1 已提交
2108 2109
            break;
        }
B
blueswir1 已提交
2110 2111 2112 2113 2114
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
2115 2116 2117 2118 2119 2120 2121 2122 2123
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
2124 2125 2126 2127 2128
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
2129
    case 0x81: // Secondary
B
bellard 已提交
2130
    case 0x89: // Secondary LE
B
blueswir1 已提交
2131 2132
        // XXX
        break;
B
bellard 已提交
2133
    case 0x45: // LSU
B
blueswir1 已提交
2134 2135
        ret = env->lsu;
        break;
B
bellard 已提交
2136
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2137
        {
B
blueswir1 已提交
2138
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2139

2140 2141 2142 2143 2144 2145 2146
            if (reg == 0) {
                // I-TSB Tag Target register
                ret = ultrasparc_tag_target(env->immuregs[6]);
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
2147 2148
            break;
        }
B
bellard 已提交
2149
    case 0x51: // I-MMU 8k TSB pointer
2150 2151 2152 2153 2154 2155 2156
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         8*1024);
            break;
        }
B
bellard 已提交
2157
    case 0x52: // I-MMU 64k TSB pointer
2158 2159 2160 2161 2162 2163 2164
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         64*1024);
            break;
        }
2165 2166 2167 2168 2169 2170 2171
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
2172
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
2173
        {
B
blueswir1 已提交
2174
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2175

B
blueswir1 已提交
2176
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
2177 2178
            break;
        }
B
bellard 已提交
2179
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2180
        {
B
blueswir1 已提交
2181
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2182

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
            if (reg == 0) {
                // D-TSB Tag Target register
                ret = ultrasparc_tag_target(env->dmmuregs[6]);
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         64*1024);
B
blueswir1 已提交
2205 2206
            break;
        }
2207 2208 2209 2210 2211 2212 2213
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
2214
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
2215
        {
B
blueswir1 已提交
2216
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2217

B
blueswir1 已提交
2218
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
2219 2220
            break;
        }
2221 2222
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2223 2224 2225
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2226 2227 2228 2229 2230 2231 2232 2233
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
2234
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
2235 2236 2237
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
2238 2239
        // XXX
        break;
B
bellard 已提交
2240 2241 2242 2243
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
2244
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
2245
    default:
2246
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
2247 2248
        ret = 0;
        break;
B
bellard 已提交
2249
    }
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2265
            break;
2266 2267
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2268
            break;
2269 2270
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2271
            break;
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2284
            break;
2285 2286
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2287
            break;
2288 2289
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2290
            break;
2291 2292 2293 2294
        default:
            break;
        }
    }
B
blueswir1 已提交
2295 2296 2297 2298
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
2299 2300
}

B
blueswir1 已提交
2301
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
2302
{
B
blueswir1 已提交
2303 2304 2305
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
2306
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2307 2308
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2309
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2310
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2311

2312
    helper_check_align(addr, size - 1);
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2324
            val = bswap16(val);
B
blueswir1 已提交
2325
            break;
2326
        case 4:
2327
            val = bswap32(val);
B
blueswir1 已提交
2328
            break;
2329
        case 8:
2330
            val = bswap64(val);
B
blueswir1 已提交
2331
            break;
2332 2333 2334 2335 2336 2337 2338
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
2339
    switch(asi) {
2340 2341 2342 2343
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2344 2345
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2346
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2347 2348
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2349 2350
                switch(size) {
                case 1:
B
blueswir1 已提交
2351
                    stb_hypv(addr, val);
B
blueswir1 已提交
2352 2353
                    break;
                case 2:
2354
                    stw_hypv(addr, val);
B
blueswir1 已提交
2355 2356
                    break;
                case 4:
2357
                    stl_hypv(addr, val);
B
blueswir1 已提交
2358 2359 2360
                    break;
                case 8:
                default:
2361
                    stq_hypv(addr, val);
B
blueswir1 已提交
2362 2363 2364 2365 2366
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2367
                    stb_kernel(addr, val);
B
blueswir1 已提交
2368 2369
                    break;
                case 2:
2370
                    stw_kernel(addr, val);
B
blueswir1 已提交
2371 2372
                    break;
                case 4:
2373
                    stl_kernel(addr, val);
B
blueswir1 已提交
2374 2375 2376
                    break;
                case 8:
                default:
2377
                    stq_kernel(addr, val);
B
blueswir1 已提交
2378 2379
                    break;
                }
2380 2381 2382 2383
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2384
                stb_user(addr, val);
2385 2386
                break;
            case 2:
2387
                stw_user(addr, val);
2388 2389
                break;
            case 4:
2390
                stl_user(addr, val);
2391 2392 2393
                break;
            case 8:
            default:
2394
                stq_user(addr, val);
2395 2396 2397 2398
                break;
            }
        }
        break;
B
bellard 已提交
2399 2400
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2401 2402
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2403
        {
B
bellard 已提交
2404 2405
            switch(size) {
            case 1:
B
blueswir1 已提交
2406
                stb_phys(addr, val);
B
bellard 已提交
2407 2408
                break;
            case 2:
2409
                stw_phys(addr, val);
B
bellard 已提交
2410 2411
                break;
            case 4:
2412
                stl_phys(addr, val);
B
bellard 已提交
2413 2414 2415
                break;
            case 8:
            default:
2416
                stq_phys(addr, val);
B
bellard 已提交
2417 2418
                break;
            }
B
blueswir1 已提交
2419 2420
        }
        return;
B
blueswir1 已提交
2421 2422 2423 2424 2425
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2426 2427 2428 2429 2430
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2431
    case 0x81: // Secondary
B
bellard 已提交
2432
    case 0x89: // Secondary LE
B
blueswir1 已提交
2433 2434
        // XXX
        return;
B
bellard 已提交
2435
    case 0x45: // LSU
B
blueswir1 已提交
2436 2437 2438 2439
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2440
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2441 2442 2443
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2444 2445
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2446
#ifdef DEBUG_MMU
B
blueswir1 已提交
2447
                dump_mmu(env);
B
bellard 已提交
2448
#endif
B
blueswir1 已提交
2449 2450 2451 2452
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2453
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2454
        {
B
blueswir1 已提交
2455
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2456
            uint64_t oldreg;
2457

B
blueswir1 已提交
2458
            oldreg = env->immuregs[reg];
B
bellard 已提交
2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2469 2470
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
2471 2472 2473 2474 2475 2476
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
2477
            env->immuregs[reg] = val;
B
bellard 已提交
2478
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
2479 2480
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2481
            }
2482
#ifdef DEBUG_MMU
B
blueswir1 已提交
2483
            dump_mmu(env);
B
bellard 已提交
2484
#endif
B
blueswir1 已提交
2485 2486
            return;
        }
B
bellard 已提交
2487
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2488 2489 2490 2491 2492 2493 2494
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2495
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2496 2497 2498 2499 2500 2501 2502
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2503
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2504 2505 2506 2507 2508 2509
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2510
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2511
        {
2512 2513
            // TODO: auto demap

B
blueswir1 已提交
2514
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2515

B
blueswir1 已提交
2516
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2517
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2518 2519
            return;
        }
B
bellard 已提交
2520
    case 0x57: // I-MMU demap
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->itlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->itlb_tag[i] & mask)) {
                        env->itlb_tag[i] = 0;
                        env->itlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
B
blueswir1 已提交
2537
        return;
B
bellard 已提交
2538
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2539
        {
B
blueswir1 已提交
2540
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2541
            uint64_t oldreg;
2542

B
blueswir1 已提交
2543
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2544 2545 2546 2547 2548
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2549 2550
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2551 2552
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2553
                env->dmmuregs[reg] = val;
B
bellard 已提交
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2564
            env->dmmuregs[reg] = val;
B
bellard 已提交
2565
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2566 2567
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2568
            }
2569
#ifdef DEBUG_MMU
B
blueswir1 已提交
2570
            dump_mmu(env);
B
bellard 已提交
2571
#endif
B
blueswir1 已提交
2572 2573
            return;
        }
B
bellard 已提交
2574
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2575 2576 2577 2578 2579 2580 2581
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2582
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2583 2584 2585 2586 2587 2588 2589
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2590
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2591 2592 2593 2594 2595 2596
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2597
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2598
        {
B
blueswir1 已提交
2599
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2600

B
blueswir1 已提交
2601
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2602
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2603 2604
            return;
        }
B
bellard 已提交
2605
    case 0x5f: // D-MMU demap
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->dtlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->dtlb_tag[i] & mask)) {
                        env->dtlb_tag[i] = 0;
                        env->dtlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
        return;
B
bellard 已提交
2623
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2624 2625
        // XXX
        return;
2626 2627
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2628 2629 2630
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2631 2632 2633 2634 2635 2636 2637 2638
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2639 2640 2641 2642 2643 2644 2645
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2646 2647 2648 2649 2650 2651
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2652
    default:
2653
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2654
        return;
B
bellard 已提交
2655 2656
    }
}
2657
#endif /* CONFIG_USER_ONLY */
2658

B
blueswir1 已提交
2659 2660 2661
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2662 2663
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2664
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2706
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2707 2708
{
    unsigned int i;
B
blueswir1 已提交
2709
    target_ulong val;
2710

2711
    helper_check_align(addr, 3);
2712 2713 2714 2715 2716
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2717 2718 2719 2720
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2721
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2722
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2723 2724
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2725
            addr += 4;
2726 2727 2728 2729 2730 2731 2732
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2733
    val = helper_ld_asi(addr, asi, size, 0);
2734 2735 2736
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2737
        *((uint32_t *)&env->fpr[rd]) = val;
2738 2739
        break;
    case 8:
B
blueswir1 已提交
2740
        *((int64_t *)&DT0) = val;
2741
        break;
B
blueswir1 已提交
2742 2743 2744
    case 16:
        // XXX
        break;
2745 2746 2747
    }
}

B
blueswir1 已提交
2748
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2749 2750
{
    unsigned int i;
B
blueswir1 已提交
2751
    target_ulong val = 0;
2752

2753
    helper_check_align(addr, 3);
2754
    switch (asi) {
B
blueswir1 已提交
2755 2756
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2757 2758 2759 2760
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2761 2762 2763 2764
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2765
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2766
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2767 2768 2769
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2780
        val = *((uint32_t *)&env->fpr[rd]);
2781 2782
        break;
    case 8:
B
blueswir1 已提交
2783
        val = *((int64_t *)&DT0);
2784
        break;
B
blueswir1 已提交
2785 2786 2787
    case 16:
        // XXX
        break;
2788
    }
B
blueswir1 已提交
2789 2790 2791 2792 2793 2794 2795 2796
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2797
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2798 2799
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2800 2801
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2802
    return ret;
2803 2804
}

B
blueswir1 已提交
2805 2806 2807 2808 2809 2810
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2811 2812
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2813 2814
    return ret;
}
2815
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2816 2817

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2818
void helper_rett(void)
2819
{
2820 2821
    unsigned int cwp;

2822 2823 2824
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2825
    env->psret = 1;
2826
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2827 2828 2829 2830 2831 2832
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2833
#endif
2834

B
blueswir1 已提交
2835 2836 2837 2838 2839
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2840
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2862
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2879 2880
void helper_stdf(target_ulong addr, int mem_idx)
{
2881
    helper_check_align(addr, 7);
B
blueswir1 已提交
2882 2883 2884
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2885
        stfq_user(addr, DT0);
B
blueswir1 已提交
2886 2887
        break;
    case 1:
2888
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2889 2890 2891
        break;
#ifdef TARGET_SPARC64
    case 2:
2892
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2893 2894 2895 2896 2897 2898
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2899
    address_mask(env, &addr);
2900
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2901 2902 2903 2904 2905
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2906
    helper_check_align(addr, 7);
B
blueswir1 已提交
2907 2908 2909
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2910
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2911 2912
        break;
    case 1:
2913
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2914 2915 2916
        break;
#ifdef TARGET_SPARC64
    case 2:
2917
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2918 2919 2920 2921 2922 2923
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2924
    address_mask(env, &addr);
2925
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2926 2927 2928
#endif
}

B
blueswir1 已提交
2929
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2930 2931 2932 2933
{
    // XXX add 128 bit load
    CPU_QuadU u;

2934
    helper_check_align(addr, 7);
B
blueswir1 已提交
2935 2936 2937
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2938 2939
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2940 2941 2942
        QT0 = u.q;
        break;
    case 1:
2943 2944
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2945 2946 2947 2948
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2949 2950
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2951 2952 2953 2954 2955 2956 2957
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2958
    address_mask(env, &addr);
2959 2960
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2961
    QT0 = u.q;
B
blueswir1 已提交
2962
#endif
B
blueswir1 已提交
2963 2964
}

B
blueswir1 已提交
2965
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2966 2967 2968 2969
{
    // XXX add 128 bit store
    CPU_QuadU u;

2970
    helper_check_align(addr, 7);
B
blueswir1 已提交
2971 2972 2973 2974
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2975 2976
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2977 2978 2979
        break;
    case 1:
        u.q = QT0;
2980 2981
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2982 2983 2984 2985
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2986 2987
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2988 2989 2990 2991 2992 2993
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2994
    u.q = QT0;
B
blueswir1 已提交
2995
    address_mask(env, &addr);
2996 2997
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2998
#endif
B
blueswir1 已提交
2999
}
B
blueswir1 已提交
3000

3001
static inline void set_fsr(void)
3002
{
B
bellard 已提交
3003
    int rnd_mode;
B
blueswir1 已提交
3004

3005 3006
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
3007
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
3008
        break;
B
bellard 已提交
3009
    default:
3010
    case FSR_RD_ZERO:
B
bellard 已提交
3011
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
3012
        break;
3013
    case FSR_RD_POS:
B
bellard 已提交
3014
        rnd_mode = float_round_up;
B
blueswir1 已提交
3015
        break;
3016
    case FSR_RD_NEG:
B
bellard 已提交
3017
        rnd_mode = float_round_down;
B
blueswir1 已提交
3018
        break;
3019
    }
B
bellard 已提交
3020
    set_float_rounding_mode(rnd_mode, &env->fp_status);
3021
}
B
bellard 已提交
3022

3023
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
3024
{
3025 3026
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
3027 3028
}

3029 3030 3031 3032 3033 3034 3035 3036
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
3037
void helper_debug(void)
B
bellard 已提交
3038 3039 3040 3041
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
3042

B
bellard 已提交
3043
#ifndef TARGET_SPARC64
3044 3045 3046 3047 3048 3049
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3050
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

3061
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3062 3063 3064 3065 3066 3067
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
3068
void helper_wrpsr(target_ulong new_psr)
3069
{
3070
    if ((new_psr & PSR_CWP) >= env->nwindows)
3071 3072
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
3073
        PUT_PSR(env, new_psr);
3074 3075
}

B
blueswir1 已提交
3076
target_ulong helper_rdpsr(void)
3077
{
B
blueswir1 已提交
3078
    return GET_PSR(env);
3079
}
B
bellard 已提交
3080 3081

#else
3082 3083 3084 3085 3086 3087
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3088
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

3109
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
3123
    if (env->cansave != env->nwindows - 2) {
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
3142
    if (env->cleanwin < env->nwindows - 1)
3143 3144 3145 3146 3147 3148 3149
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
3171

3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
3203
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
3204
{
B
blueswir1 已提交
3205
    return ctpop64(val);
B
bellard 已提交
3206
}
B
bellard 已提交
3207 3208 3209 3210 3211 3212

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
3213
        return env->bgregs;
B
bellard 已提交
3214
    case PS_AG:
B
blueswir1 已提交
3215
        return env->agregs;
B
bellard 已提交
3216
    case PS_MG:
B
blueswir1 已提交
3217
        return env->mgregs;
B
bellard 已提交
3218
    case PS_IG:
B
blueswir1 已提交
3219
        return env->igregs;
B
bellard 已提交
3220 3221 3222
    }
}

B
blueswir1 已提交
3223
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
3224
{
3225
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
3226 3227
    uint64_t *src, *dst;

3228 3229 3230 3231 3232
    if (env->def->features & CPU_FEATURE_GL) {
        // PS_AG is not implemented in this case
        new_pstate &= ~PS_AG;
    }

B
bellard 已提交
3233 3234
    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
3235

B
bellard 已提交
3236
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
3237 3238 3239 3240 3241
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
3242 3243 3244 3245
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
3246
void helper_wrpstate(target_ulong new_state)
3247
{
3248
    change_pstate(new_state & 0xf3f);
3249 3250
}

B
blueswir1 已提交
3251
void helper_done(void)
B
bellard 已提交
3252
{
3253 3254 3255 3256 3257 3258
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3259
    env->tl--;
3260
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3261 3262
}

B
blueswir1 已提交
3263
void helper_retry(void)
B
bellard 已提交
3264
{
3265 3266 3267 3268 3269 3270
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3271
    env->tl--;
3272
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3273
}
3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
3289
#endif
3290

B
blueswir1 已提交
3291
void helper_flush(target_ulong addr)
3292
{
B
blueswir1 已提交
3293 3294
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
3295 3296
}

B
blueswir1 已提交
3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
3339
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3357
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
3358 3359 3360 3361
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3362
        log_cpu_state(env, 0);
B
blueswir1 已提交
3363 3364 3365 3366 3367
#if 0
        {
            int i;
            uint8_t *ptr;

3368
            qemu_log("       code=");
B
blueswir1 已提交
3369 3370
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3371
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3372
            }
3373
            qemu_log("\n");
B
blueswir1 已提交
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414

    switch (intno) {
    case TT_IVEC:
        change_pstate(PS_PEF | PS_PRIV | PS_IG);
        break;
    case TT_TFAULT:
    case TT_TMISS:
    case TT_DFAULT:
    case TT_DMISS:
    case TT_DPROT:
        change_pstate(PS_PEF | PS_PRIV | PS_MG);
        break;
    default:
        change_pstate(PS_PEF | PS_PRIV | PS_AG);
        break;
B
blueswir1 已提交
3415
    }
3416

B
blueswir1 已提交
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3428
}
B
blueswir1 已提交
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3464

B
blueswir1 已提交
3465
void do_interrupt(CPUState *env)
3466
{
B
blueswir1 已提交
3467 3468 3469
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3470
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3484
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3485 3486 3487
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3488
        log_cpu_state(env, 0);
B
blueswir1 已提交
3489 3490 3491 3492 3493
#if 0
        {
            int i;
            uint8_t *ptr;

3494
            qemu_log("       code=");
B
blueswir1 已提交
3495 3496
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3497
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3498
            }
3499
            qemu_log("\n");
B
blueswir1 已提交
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3523
}
B
blueswir1 已提交
3524
#endif
3525

3526
#if !defined(CONFIG_USER_ONLY)
3527

3528 3529 3530
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3531
#define MMUSUFFIX _mmu
3532
#define ALIGNED_ONLY
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3564 3565 3566
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3567
#ifdef DEBUG_UNALIGNED
3568 3569
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3570
#endif
3571
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3572
    raise_exception(TT_UNALIGNED);
3573
}
3574 3575 3576 3577 3578

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3579
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3580 3581 3582 3583 3584 3585 3586 3587 3588
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3589
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3590
    if (ret) {
3591
        cpu_restore_state2(retaddr);
3592 3593 3594 3595 3596 3597
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3598 3599

#ifndef TARGET_SPARC64
3600
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3601
                          int is_asi, int size)
3602 3603 3604 3605 3606 3607 3608
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3609 3610
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3611
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3612
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3613 3614
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3615
    else
3616 3617 3618 3619
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3620
#endif
3621
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3622
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3634 3635 3636 3637
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3638 3639 3640 3641
    }
    env = saved_env;
}
#else
3642
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3643
                          int is_asi, int size)
3644 3645 3646 3647 3648 3649 3650 3651
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3652 3653
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3654 3655
    env = saved_env;
#endif
3656 3657 3658 3659
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3660 3661
}
#endif
3662

B
blueswir1 已提交
3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif