op_helper.c 84.4 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
bellard 已提交
13

14 15 16 17
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
18
#define DPRINTF_MMU(fmt, args...) do {} while (0)
19 20 21 22 23 24
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
25
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
26 27
#endif

28 29 30 31
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
32
#define DPRINTF_ASI(fmt, args...) do {} while (0)
33 34
#endif

B
blueswir1 已提交
35 36 37
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
38
#else
B
blueswir1 已提交
39 40
#define AM_CHECK(env1) (1)
#endif
41 42
#endif

B
blueswir1 已提交
43 44 45 46 47 48 49 50
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
bellard 已提交
51 52 53 54
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
55
}
B
bellard 已提交
56

B
blueswir1 已提交
57
void helper_trap(target_ulong nb_trap)
58
{
B
blueswir1 已提交
59 60 61 62 63 64 65 66 67 68 69 70
    env->exception_index = TT_TRAP + (nb_trap & 0x7f);
    cpu_loop_exit();
}

void helper_trapcc(target_ulong nb_trap, target_ulong do_trap)
{
    if (do_trap) {
        env->exception_index = TT_TRAP + (nb_trap & 0x7f);
        cpu_loop_exit();
    }
}

B
blueswir1 已提交
71 72 73 74 75
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
76 77
void helper_check_align(target_ulong addr, uint32_t align)
{
78 79 80 81 82
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
83
        raise_exception(TT_UNALIGNED);
84
    }
B
blueswir1 已提交
85 86
}

87 88 89 90 91 92 93 94 95 96
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
    F_HELPER(name, s)                                           \
    {                                                           \
        FT0 = float32_ ## name (FT0, FT1, &env->fp_status);     \
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
97 98 99 100
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
101 102 103 104 105 106 107 108 109
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

void helper_fsmuld(void)
B
blueswir1 已提交
110
{
111 112 113 114
    DT0 = float64_mul(float32_to_float64(FT0, &env->fp_status),
                      float32_to_float64(FT1, &env->fp_status),
                      &env->fp_status);
}
B
blueswir1 已提交
115

B
blueswir1 已提交
116 117 118 119 120 121 122
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

123 124 125
F_HELPER(neg, s)
{
    FT0 = float32_chs(FT1);
126 127
}

128 129
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
130
{
131
    DT0 = float64_chs(DT1);
132
}
B
blueswir1 已提交
133 134 135 136 137 138

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
139 140 141

/* Integer to float conversion.  */
F_HELPER(ito, s)
B
bellard 已提交
142
{
T
ths 已提交
143
    FT0 = int32_to_float32(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
144 145
}

146
F_HELPER(ito, d)
B
bellard 已提交
147
{
T
ths 已提交
148
    DT0 = int32_to_float64(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
149
}
150

B
blueswir1 已提交
151 152 153 154 155
F_HELPER(ito, q)
{
    QT0 = int32_to_float128(*((int32_t *)&FT1), &env->fp_status);
}

B
blueswir1 已提交
156
#ifdef TARGET_SPARC64
157
F_HELPER(xto, s)
B
blueswir1 已提交
158 159 160 161
{
    FT0 = int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
}

162
F_HELPER(xto, d)
B
blueswir1 已提交
163 164 165
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
166

B
blueswir1 已提交
167 168 169 170 171
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
172 173 174 175 176 177 178 179 180 181 182 183
#undef F_HELPER

/* floating point conversion */
void helper_fdtos(void)
{
    FT0 = float64_to_float32(DT1, &env->fp_status);
}

void helper_fstod(void)
{
    DT0 = float32_to_float64(FT1, &env->fp_status);
}
184

B
blueswir1 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
void helper_fqtos(void)
{
    FT0 = float128_to_float32(QT1, &env->fp_status);
}

void helper_fstoq(void)
{
    QT0 = float32_to_float128(FT1, &env->fp_status);
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

205 206 207 208 209 210 211 212 213 214 215
/* Float to integer conversion.  */
void helper_fstoi(void)
{
    *((int32_t *)&FT0) = float32_to_int32_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtoi(void)
{
    *((int32_t *)&FT0) = float64_to_int32_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
216 217 218 219 220
void helper_fqtoi(void)
{
    *((int32_t *)&FT0) = float128_to_int32_round_to_zero(QT1, &env->fp_status);
}

221 222 223 224 225 226 227 228 229 230 231
#ifdef TARGET_SPARC64
void helper_fstox(void)
{
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
232 233 234 235 236
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

237 238 239 240 241
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
242 243 244 245
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
    *((uint64_t *)&DT0) = tmp;
}

void helper_movl_FT0_0(void)
{
    *((uint32_t *)&FT0) = 0;
}

void helper_movl_DT0_0(void)
{
    *((uint64_t *)&DT0) = 0;
}

void helper_movl_FT0_1(void)
{
    *((uint32_t *)&FT0) = 0xffffffff;
}

void helper_movl_DT0_1(void)
{
    *((uint64_t *)&DT0) = 0xffffffffffffffffULL;
}

void helper_fnot(void)
{
    *(uint64_t *)&DT0 = ~*(uint64_t *)&DT1;
}

void helper_fnots(void)
{
    *(uint32_t *)&FT0 = ~*(uint32_t *)&FT1;
}

void helper_fnor(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 | *(uint64_t *)&DT1);
}

void helper_fnors(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 | *(uint32_t *)&FT1);
}

void helper_for(void)
{
    *(uint64_t *)&DT0 |= *(uint64_t *)&DT1;
}

void helper_fors(void)
{
    *(uint32_t *)&FT0 |= *(uint32_t *)&FT1;
}

void helper_fxor(void)
{
    *(uint64_t *)&DT0 ^= *(uint64_t *)&DT1;
}

void helper_fxors(void)
{
    *(uint32_t *)&FT0 ^= *(uint32_t *)&FT1;
}

void helper_fand(void)
{
    *(uint64_t *)&DT0 &= *(uint64_t *)&DT1;
}

void helper_fands(void)
{
    *(uint32_t *)&FT0 &= *(uint32_t *)&FT1;
}

void helper_fornot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 | ~*(uint64_t *)&DT1;
}

void helper_fornots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 | ~*(uint32_t *)&FT1;
}

void helper_fandnot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 & ~*(uint64_t *)&DT1;
}

void helper_fandnots(void)
{
    *(uint32_t *)&FT0 = *(uint32_t *)&FT0 & ~*(uint32_t *)&FT1;
}

void helper_fnand(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 & *(uint64_t *)&DT1);
}

void helper_fnands(void)
{
    *(uint32_t *)&FT0 = ~(*(uint32_t *)&FT0 & *(uint32_t *)&FT1);
}

void helper_fxnor(void)
{
    *(uint64_t *)&DT0 ^= ~*(uint64_t *)&DT1;
}

void helper_fxnors(void)
{
    *(uint32_t *)&FT0 ^= ~*(uint32_t *)&FT1;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
    d.VIS_L64(0) = s.VIS_W32(0) << 4;
    d.VIS_L64(1) = s.VIS_W32(1) << 4;
    d.VIS_L64(2) = s.VIS_W32(2) << 4;
    d.VIS_L64(3) = s.VIS_W32(3) << 4;

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##16s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
        FT0 = d.f;                                      \
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
    void name##32s(void)                                \
    {                                                   \
        vis32 s, d;                                     \
                                                        \
        s.f = FT0;                                      \
        d.f = FT1;                                      \
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
        FT0 = d.f;                                      \
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

717
void helper_fabss(void)
718
{
B
bellard 已提交
719
    FT0 = float32_abs(FT1);
720 721
}

B
bellard 已提交
722
#ifdef TARGET_SPARC64
723
void helper_fabsd(void)
B
bellard 已提交
724 725 726
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
727 728 729 730 731 732

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
733

734
void helper_fsqrts(void)
735
{
B
bellard 已提交
736
    FT0 = float32_sqrt(FT1, &env->fp_status);
737 738
}

739
void helper_fsqrtd(void)
740
{
B
bellard 已提交
741
    DT0 = float64_sqrt(DT1, &env->fp_status);
742 743
}

B
blueswir1 已提交
744 745 746 747 748
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

749
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
750
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
751
    {                                                                   \
B
blueswir1 已提交
752 753
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
754 755 756
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
757
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
758
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
759
                env->fsr |= new_fsr;                                    \
760 761
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
762 763 764 765 766 767
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
768
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
769 770
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
771
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
772 773
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
774
            new_fsr = 0;                                                \
B
bellard 已提交
775 776
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
777
        env->fsr |= new_fsr;                                            \
778 779
    }

780 781 782 783 784
GEN_FCMP(fcmps, float32, FT0, FT1, 0, 0);
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

GEN_FCMP(fcmpes, float32, FT0, FT1, 0, 1);
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
785

B
blueswir1 已提交
786 787 788
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

B
bellard 已提交
789
#ifdef TARGET_SPARC64
790 791
GEN_FCMP(fcmps_fcc1, float32, FT0, FT1, 22, 0);
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
792
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
793 794 795

GEN_FCMP(fcmps_fcc2, float32, FT0, FT1, 24, 0);
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
796
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
797 798 799

GEN_FCMP(fcmps_fcc3, float32, FT0, FT1, 26, 0);
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
800
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
801 802 803

GEN_FCMP(fcmpes_fcc1, float32, FT0, FT1, 22, 1);
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
804
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
805

806 807
GEN_FCMP(fcmpes_fcc2, float32, FT0, FT1, 24, 1);
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
808
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
809

810 811
GEN_FCMP(fcmpes_fcc3, float32, FT0, FT1, 26, 1);
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
812 813
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
bellard 已提交
814

B
blueswir1 已提交
815 816
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
817 818 819
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
820 821
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
822 823
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
824 825 826 827
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
828 829 830
}
#endif

B
blueswir1 已提交
831 832 833 834
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
835 836 837 838
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
839 840
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
841 842
        break;
    case 2:
B
blueswir1 已提交
843 844
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
845 846
        break;
    case 4:
B
blueswir1 已提交
847 848
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
849 850
        break;
    case 8:
B
blueswir1 已提交
851 852
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
853 854 855 856 857
        break;
    }
}
#endif

B
blueswir1 已提交
858 859 860
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
861
{
B
blueswir1 已提交
862
    uint64_t ret = 0;
863
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
864
    uint32_t last_addr = addr;
865
#endif
B
bellard 已提交
866

867
    helper_check_align(addr, size - 1);
B
bellard 已提交
868
    switch (asi) {
869
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
870
        switch (addr) {
871
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
872 873 874
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
875 876
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
877 878 879 880 881
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
882 883
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
884
            break;
885 886
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
887
                ret = env->mxccregs[5];
888 889
                // should we do something here?
            } else
B
blueswir1 已提交
890 891
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
892
            break;
893
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
894 895 896
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
897 898
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
899 900
            break;
        default:
B
blueswir1 已提交
901 902
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
903 904
            break;
        }
B
blueswir1 已提交
905 906
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
                     "addr = %08x -> ret = %08x,"
B
blueswir1 已提交
907
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
908 909 910
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
911
        break;
912
    case 3: /* MMU probe */
B
blueswir1 已提交
913 914 915
        {
            int mmulev;

B
blueswir1 已提交
916
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
917 918
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
919 920 921 922
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
923 924
        }
        break;
925
    case 4: /* read MMU regs */
B
blueswir1 已提交
926
        {
B
blueswir1 已提交
927
            int reg = (addr >> 8) & 0x1f;
928

B
blueswir1 已提交
929 930
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
931 932 933 934 935
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
936
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
937 938
        }
        break;
B
blueswir1 已提交
939 940 941 942
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
943 944 945
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
946
            ret = ldub_code(addr);
947 948
            break;
        case 2:
949
            ret = lduw_code(addr);
950 951 952
            break;
        default:
        case 4:
953
            ret = ldl_code(addr);
954 955
            break;
        case 8:
956
            ret = ldq_code(addr);
957 958 959
            break;
        }
        break;
960 961 962
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
963
            ret = ldub_user(addr);
964 965
            break;
        case 2:
966
            ret = lduw_user(addr);
967 968 969
            break;
        default:
        case 4:
970
            ret = ldl_user(addr);
971 972
            break;
        case 8:
973
            ret = ldq_user(addr);
974 975 976 977 978 979
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
980
            ret = ldub_kernel(addr);
981 982
            break;
        case 2:
983
            ret = lduw_kernel(addr);
984 985 986
            break;
        default:
        case 4:
987
            ret = ldl_kernel(addr);
988 989
            break;
        case 8:
990
            ret = ldq_kernel(addr);
991 992 993
            break;
        }
        break;
994 995 996 997 998 999
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1000 1001
        switch(size) {
        case 1:
B
blueswir1 已提交
1002
            ret = ldub_phys(addr);
B
bellard 已提交
1003 1004
            break;
        case 2:
1005
            ret = lduw_phys(addr);
B
bellard 已提交
1006 1007 1008
            break;
        default:
        case 4:
1009
            ret = ldl_phys(addr);
B
bellard 已提交
1010
            break;
B
bellard 已提交
1011
        case 8:
1012
            ret = ldq_phys(addr);
B
blueswir1 已提交
1013
            break;
B
bellard 已提交
1014
        }
B
blueswir1 已提交
1015
        break;
1016
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1017 1018
        switch(size) {
        case 1:
B
blueswir1 已提交
1019
            ret = ldub_phys((target_phys_addr_t)addr
1020 1021 1022
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1023
            ret = lduw_phys((target_phys_addr_t)addr
1024 1025 1026 1027
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1028
            ret = ldl_phys((target_phys_addr_t)addr
1029 1030 1031
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1032
            ret = ldq_phys((target_phys_addr_t)addr
1033
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1034
            break;
1035
        }
B
blueswir1 已提交
1036
        break;
B
blueswir1 已提交
1037 1038 1039
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1040 1041 1042
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
B
blueswir1 已提交
1043
    case 8: /* User code access, XXX */
1044
    default:
B
blueswir1 已提交
1045
        do_unassigned_access(addr, 0, 0, asi);
B
blueswir1 已提交
1046 1047
        ret = 0;
        break;
1048
    }
1049 1050 1051
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1052
            ret = (int8_t) ret;
B
blueswir1 已提交
1053
            break;
1054
        case 2:
B
blueswir1 已提交
1055 1056 1057 1058
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1059
            break;
1060 1061 1062 1063
        default:
            break;
        }
    }
1064
#ifdef DEBUG_ASI
B
blueswir1 已提交
1065
    dump_asi("read ", last_addr, asi, size, ret);
1066
#endif
B
blueswir1 已提交
1067
    return ret;
1068 1069
}

B
blueswir1 已提交
1070
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1071
{
1072
    helper_check_align(addr, size - 1);
1073
    switch(asi) {
1074
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1075
        switch (addr) {
1076 1077
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1078
                env->mxccdata[0] = val;
1079
            else
B
blueswir1 已提交
1080 1081
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1082 1083 1084
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1085
                env->mxccdata[1] = val;
1086
            else
B
blueswir1 已提交
1087 1088
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1089 1090 1091
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1092
                env->mxccdata[2] = val;
1093
            else
B
blueswir1 已提交
1094 1095
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1096 1097 1098
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1099
                env->mxccdata[3] = val;
1100
            else
B
blueswir1 已提交
1101 1102
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1103 1104 1105
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1106
                env->mxccregs[0] = val;
1107
            else
B
blueswir1 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1118 1119 1120
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1121
                env->mxccregs[1] = val;
1122
            else
B
blueswir1 已提交
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1133 1134 1135
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1136
                env->mxccregs[3] = val;
1137
            else
B
blueswir1 已提交
1138 1139
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1140 1141 1142
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
B
blueswir1 已提交
1143 1144
                env->mxccregs[3] = (env->mxccregs[0xa] & 0xffffffff00000000ULL)
                    | val;
1145
            else
B
blueswir1 已提交
1146 1147
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1148 1149
            break;
        case 0x01c00e00: /* MXCC error register  */
1150
            // writing a 1 bit clears the error
1151
            if (size == 8)
B
blueswir1 已提交
1152
                env->mxccregs[6] &= ~val;
1153
            else
B
blueswir1 已提交
1154 1155
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1156 1157 1158
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1159
                env->mxccregs[7] = val;
1160
            else
B
blueswir1 已提交
1161 1162
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1163 1164
            break;
        default:
B
blueswir1 已提交
1165 1166
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1167 1168
            break;
        }
B
blueswir1 已提交
1169 1170
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %08x\n", asi,
                     size, addr, val);
1171 1172 1173
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1174
        break;
1175
    case 3: /* MMU flush */
B
blueswir1 已提交
1176 1177
        {
            int mmulev;
B
bellard 已提交
1178

B
blueswir1 已提交
1179
            mmulev = (addr >> 8) & 15;
1180
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1181 1182
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1183
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1194
#ifdef DEBUG_MMU
B
blueswir1 已提交
1195
            dump_mmu(env);
B
bellard 已提交
1196
#endif
B
blueswir1 已提交
1197
        }
1198
        break;
1199
    case 4: /* write MMU regs */
B
blueswir1 已提交
1200
        {
B
blueswir1 已提交
1201
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1202
            uint32_t oldreg;
1203

B
blueswir1 已提交
1204
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1205
            switch(reg) {
1206
            case 0: // Control Register
B
blueswir1 已提交
1207
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1208
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1209 1210
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1211 1212
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1213 1214
                    tlb_flush(env, 1);
                break;
1215
            case 1: // Context Table Pointer Register
1216
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1217 1218
                break;
            case 2: // Context Register
1219
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1220 1221 1222 1223 1224 1225
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1226 1227 1228 1229
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1230
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1231
                break;
1232
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1233
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1234
                break;
1235
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1236
                env->mmuregs[4] = val;
B
blueswir1 已提交
1237
                break;
B
bellard 已提交
1238
            default:
B
blueswir1 已提交
1239
                env->mmuregs[reg] = val;
B
bellard 已提交
1240 1241 1242
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1243 1244
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1245
            }
1246
#ifdef DEBUG_MMU
B
blueswir1 已提交
1247
            dump_mmu(env);
B
bellard 已提交
1248
#endif
B
blueswir1 已提交
1249
        }
1250
        break;
B
blueswir1 已提交
1251 1252 1253 1254
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1255 1256 1257
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1258
            stb_user(addr, val);
1259 1260
            break;
        case 2:
1261
            stw_user(addr, val);
1262 1263 1264
            break;
        default:
        case 4:
1265
            stl_user(addr, val);
1266 1267
            break;
        case 8:
1268
            stq_user(addr, val);
1269 1270 1271 1272 1273 1274
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1275
            stb_kernel(addr, val);
1276 1277
            break;
        case 2:
1278
            stw_kernel(addr, val);
1279 1280 1281
            break;
        default:
        case 4:
1282
            stl_kernel(addr, val);
1283 1284
            break;
        case 8:
1285
            stq_kernel(addr, val);
1286 1287 1288
            break;
        }
        break;
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1299
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1300
        {
B
blueswir1 已提交
1301 1302
            // val = src
            // addr = dst
B
blueswir1 已提交
1303
            // copy 32 bytes
1304
            unsigned int i;
B
blueswir1 已提交
1305
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1306

1307 1308 1309 1310
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1311
        }
1312
        break;
B
bellard 已提交
1313
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1314
        {
B
blueswir1 已提交
1315 1316
            // addr = dst
            // fill 32 bytes with val
1317
            unsigned int i;
B
blueswir1 已提交
1318
            uint32_t dst = addr & 7;
1319 1320 1321

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1322
        }
1323
        break;
1324
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1325
        {
B
bellard 已提交
1326 1327
            switch(size) {
            case 1:
B
blueswir1 已提交
1328
                stb_phys(addr, val);
B
bellard 已提交
1329 1330
                break;
            case 2:
1331
                stw_phys(addr, val);
B
bellard 已提交
1332 1333 1334
                break;
            case 4:
            default:
1335
                stl_phys(addr, val);
B
bellard 已提交
1336
                break;
B
bellard 已提交
1337
            case 8:
1338
                stq_phys(addr, val);
B
bellard 已提交
1339
                break;
B
bellard 已提交
1340
            }
B
blueswir1 已提交
1341
        }
1342
        break;
B
blueswir1 已提交
1343
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1344
        {
1345 1346
            switch(size) {
            case 1:
B
blueswir1 已提交
1347 1348
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1349 1350
                break;
            case 2:
1351
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1352
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1353 1354 1355
                break;
            case 4:
            default:
1356
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1357
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1358 1359
                break;
            case 8:
1360
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1361
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1362 1363
                break;
            }
B
blueswir1 已提交
1364
        }
1365
        break;
B
blueswir1 已提交
1366 1367 1368
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1369 1370
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1371 1372
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1373 1374
    case 0x38: /* breakpoint diagnostics */
    case 0x4c: /* breakpoint action */
1375
        break;
B
blueswir1 已提交
1376
    case 8: /* User code access, XXX */
1377
    case 9: /* Supervisor code access, XXX */
1378
    default:
B
blueswir1 已提交
1379
        do_unassigned_access(addr, 1, 0, asi);
1380
        break;
1381
    }
1382
#ifdef DEBUG_ASI
B
blueswir1 已提交
1383
    dump_asi("write", addr, asi, size, val);
1384
#endif
1385 1386
}

1387 1388 1389 1390
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1391
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1392 1393
{
    uint64_t ret = 0;
B
blueswir1 已提交
1394 1395 1396
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1397 1398 1399 1400

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1401
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1402
    address_mask(env, &addr);
1403

1404 1405 1406
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1416 1417 1418
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1419
                ret = ldub_raw(addr);
1420 1421
                break;
            case 2:
1422
                ret = lduw_raw(addr);
1423 1424
                break;
            case 4:
1425
                ret = ldl_raw(addr);
1426 1427 1428
                break;
            default:
            case 8:
1429
                ret = ldq_raw(addr);
1430 1431 1432 1433 1434 1435
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1460
            break;
1461 1462
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1463
            break;
1464 1465
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1466
            break;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1479
            break;
1480 1481
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1482
            break;
1483 1484
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1485
            break;
1486 1487 1488 1489
        default:
            break;
        }
    }
B
blueswir1 已提交
1490 1491 1492 1493
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1494 1495
}

B
blueswir1 已提交
1496
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1497
{
B
blueswir1 已提交
1498 1499 1500
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1501 1502 1503
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1504
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1505
    address_mask(env, &addr);
1506

1507 1508 1509 1510 1511 1512
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1513
            addr = bswap16(addr);
B
blueswir1 已提交
1514
            break;
1515
        case 4:
B
blueswir1 已提交
1516
            addr = bswap32(addr);
B
blueswir1 已提交
1517
            break;
1518
        case 8:
B
blueswir1 已提交
1519
            addr = bswap64(addr);
B
blueswir1 已提交
1520
            break;
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1534
                stb_raw(addr, val);
1535 1536
                break;
            case 2:
1537
                stw_raw(addr, val);
1538 1539
                break;
            case 4:
1540
                stl_raw(addr, val);
1541 1542 1543
                break;
            case 8:
            default:
1544
                stq_raw(addr, val);
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
B
blueswir1 已提交
1559
        do_unassigned_access(addr, 1, 0, 1);
1560 1561 1562 1563 1564
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1565

B
blueswir1 已提交
1566
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1567
{
B
bellard 已提交
1568
    uint64_t ret = 0;
B
blueswir1 已提交
1569 1570 1571
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1572

B
blueswir1 已提交
1573
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1574 1575
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1576
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1577
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1578

1579
    helper_check_align(addr, size - 1);
B
bellard 已提交
1580
    switch (asi) {
B
blueswir1 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
1590 1591 1592 1593 1594
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1595 1596
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1597 1598
                switch(size) {
                case 1:
B
blueswir1 已提交
1599
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1600 1601
                    break;
                case 2:
1602
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1603 1604
                    break;
                case 4:
1605
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1606 1607 1608
                    break;
                default:
                case 8:
1609
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1610 1611 1612 1613 1614
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1615
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1616 1617
                    break;
                case 2:
1618
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1619 1620
                    break;
                case 4:
1621
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1622 1623 1624
                    break;
                default:
                case 8:
1625
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1626 1627
                    break;
                }
1628 1629 1630 1631
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1632
                ret = ldub_user(addr);
1633 1634
                break;
            case 2:
1635
                ret = lduw_user(addr);
1636 1637
                break;
            case 4:
1638
                ret = ldl_user(addr);
1639 1640 1641
                break;
            default:
            case 8:
1642
                ret = ldq_user(addr);
1643 1644 1645 1646
                break;
            }
        }
        break;
B
bellard 已提交
1647 1648
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1649 1650
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1651
        {
B
bellard 已提交
1652 1653
            switch(size) {
            case 1:
B
blueswir1 已提交
1654
                ret = ldub_phys(addr);
B
bellard 已提交
1655 1656
                break;
            case 2:
1657
                ret = lduw_phys(addr);
B
bellard 已提交
1658 1659
                break;
            case 4:
1660
                ret = ldl_phys(addr);
B
bellard 已提交
1661 1662 1663
                break;
            default:
            case 8:
1664
                ret = ldq_phys(addr);
B
bellard 已提交
1665 1666
                break;
            }
B
blueswir1 已提交
1667 1668
            break;
        }
B
blueswir1 已提交
1669 1670 1671 1672 1673
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
1674 1675 1676 1677 1678 1679 1680 1681 1682
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
1683 1684 1685 1686 1687
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
1688
    case 0x81: // Secondary
B
bellard 已提交
1689
    case 0x89: // Secondary LE
B
blueswir1 已提交
1690 1691
        // XXX
        break;
B
bellard 已提交
1692
    case 0x45: // LSU
B
blueswir1 已提交
1693 1694
        ret = env->lsu;
        break;
B
bellard 已提交
1695
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1696
        {
B
blueswir1 已提交
1697
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1698

B
blueswir1 已提交
1699 1700 1701
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
1702 1703
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
B
blueswir1 已提交
1704 1705
        // XXX
        break;
1706 1707 1708 1709 1710 1711 1712
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1713
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1714
        {
B
blueswir1 已提交
1715
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1716

B
blueswir1 已提交
1717
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
1718 1719
            break;
        }
B
bellard 已提交
1720
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1721
        {
B
blueswir1 已提交
1722
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1723

B
blueswir1 已提交
1724 1725 1726
            ret = env->dmmuregs[reg];
            break;
        }
1727 1728 1729 1730 1731 1732 1733
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1734
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1735
        {
B
blueswir1 已提交
1736
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1737

B
blueswir1 已提交
1738
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
1739 1740
            break;
        }
1741 1742
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1743 1744 1745
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1746 1747 1748 1749 1750 1751 1752 1753
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1754 1755 1756
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1757 1758 1759
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1760 1761
        // XXX
        break;
B
bellard 已提交
1762 1763 1764 1765
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1766
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1767
    default:
B
blueswir1 已提交
1768
        do_unassigned_access(addr, 0, 0, 1);
B
blueswir1 已提交
1769 1770
        ret = 0;
        break;
B
bellard 已提交
1771
    }
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1787
            break;
1788 1789
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1790
            break;
1791 1792
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1793
            break;
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1806
            break;
1807 1808
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1809
            break;
1810 1811
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1812
            break;
1813 1814 1815 1816
        default:
            break;
        }
    }
B
blueswir1 已提交
1817 1818 1819 1820
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1821 1822
}

B
blueswir1 已提交
1823
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1824
{
B
blueswir1 已提交
1825 1826 1827
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1828
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1829 1830
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1831
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1832
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1833

1834
    helper_check_align(addr, size - 1);
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1846
            addr = bswap16(addr);
B
blueswir1 已提交
1847
            break;
1848
        case 4:
B
blueswir1 已提交
1849
            addr = bswap32(addr);
B
blueswir1 已提交
1850
            break;
1851
        case 8:
B
blueswir1 已提交
1852
            addr = bswap64(addr);
B
blueswir1 已提交
1853
            break;
1854 1855 1856 1857 1858 1859 1860
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1861
    switch(asi) {
1862 1863 1864 1865 1866
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1867 1868
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1869 1870
                switch(size) {
                case 1:
B
blueswir1 已提交
1871
                    stb_hypv(addr, val);
B
blueswir1 已提交
1872 1873
                    break;
                case 2:
1874
                    stw_hypv(addr, val);
B
blueswir1 已提交
1875 1876
                    break;
                case 4:
1877
                    stl_hypv(addr, val);
B
blueswir1 已提交
1878 1879 1880
                    break;
                case 8:
                default:
1881
                    stq_hypv(addr, val);
B
blueswir1 已提交
1882 1883 1884 1885 1886
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1887
                    stb_kernel(addr, val);
B
blueswir1 已提交
1888 1889
                    break;
                case 2:
1890
                    stw_kernel(addr, val);
B
blueswir1 已提交
1891 1892
                    break;
                case 4:
1893
                    stl_kernel(addr, val);
B
blueswir1 已提交
1894 1895 1896
                    break;
                case 8:
                default:
1897
                    stq_kernel(addr, val);
B
blueswir1 已提交
1898 1899
                    break;
                }
1900 1901 1902 1903
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1904
                stb_user(addr, val);
1905 1906
                break;
            case 2:
1907
                stw_user(addr, val);
1908 1909
                break;
            case 4:
1910
                stl_user(addr, val);
1911 1912 1913
                break;
            case 8:
            default:
1914
                stq_user(addr, val);
1915 1916 1917 1918
                break;
            }
        }
        break;
B
bellard 已提交
1919 1920
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1921 1922
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1923
        {
B
bellard 已提交
1924 1925
            switch(size) {
            case 1:
B
blueswir1 已提交
1926
                stb_phys(addr, val);
B
bellard 已提交
1927 1928
                break;
            case 2:
1929
                stw_phys(addr, val);
B
bellard 已提交
1930 1931
                break;
            case 4:
1932
                stl_phys(addr, val);
B
bellard 已提交
1933 1934 1935
                break;
            case 8:
            default:
1936
                stq_phys(addr, val);
B
bellard 已提交
1937 1938
                break;
            }
B
blueswir1 已提交
1939 1940
        }
        return;
B
blueswir1 已提交
1941 1942 1943 1944 1945
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
1946 1947 1948 1949 1950
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
1951
    case 0x81: // Secondary
B
bellard 已提交
1952
    case 0x89: // Secondary LE
B
blueswir1 已提交
1953 1954
        // XXX
        return;
B
bellard 已提交
1955
    case 0x45: // LSU
B
blueswir1 已提交
1956 1957 1958 1959
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
1960
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
1961 1962 1963
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
1964 1965
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
1966
#ifdef DEBUG_MMU
B
blueswir1 已提交
1967
                dump_mmu(env);
B
bellard 已提交
1968
#endif
B
blueswir1 已提交
1969 1970 1971 1972
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
1973
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1974
        {
B
blueswir1 已提交
1975
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1976
            uint64_t oldreg;
1977

B
blueswir1 已提交
1978
            oldreg = env->immuregs[reg];
B
bellard 已提交
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1989 1990
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
1991 1992 1993 1994 1995 1996
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
1997
            env->immuregs[reg] = val;
B
bellard 已提交
1998
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
1999 2000
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2001
            }
2002
#ifdef DEBUG_MMU
B
blueswir1 已提交
2003
            dump_mmu(env);
B
bellard 已提交
2004
#endif
B
blueswir1 已提交
2005 2006
            return;
        }
B
bellard 已提交
2007
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2008 2009 2010 2011 2012 2013 2014
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2015
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2016 2017 2018 2019 2020 2021 2022
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2023
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2024 2025 2026 2027 2028 2029
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2030
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2031
        {
B
blueswir1 已提交
2032
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2033

B
blueswir1 已提交
2034
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2035
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2036 2037
            return;
        }
B
bellard 已提交
2038
    case 0x57: // I-MMU demap
B
blueswir1 已提交
2039 2040
        // XXX
        return;
B
bellard 已提交
2041
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2042
        {
B
blueswir1 已提交
2043
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2044
            uint64_t oldreg;
2045

B
blueswir1 已提交
2046
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2047 2048 2049 2050 2051
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2052 2053
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2054 2055
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2056
                env->dmmuregs[reg] = val;
B
bellard 已提交
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2067
            env->dmmuregs[reg] = val;
B
bellard 已提交
2068
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2069 2070
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2071
            }
2072
#ifdef DEBUG_MMU
B
blueswir1 已提交
2073
            dump_mmu(env);
B
bellard 已提交
2074
#endif
B
blueswir1 已提交
2075 2076
            return;
        }
B
bellard 已提交
2077
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2078 2079 2080 2081 2082 2083 2084
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2085
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2086 2087 2088 2089 2090 2091 2092
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2093
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2094 2095 2096 2097 2098 2099
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2100
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2101
        {
B
blueswir1 已提交
2102
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2103

B
blueswir1 已提交
2104
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2105
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2106 2107
            return;
        }
B
bellard 已提交
2108
    case 0x5f: // D-MMU demap
B
bellard 已提交
2109
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2110 2111
        // XXX
        return;
2112 2113
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2114 2115 2116
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2117 2118 2119 2120 2121 2122 2123 2124
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2125 2126 2127 2128 2129 2130 2131
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2132 2133 2134 2135 2136 2137
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2138
    default:
B
blueswir1 已提交
2139
        do_unassigned_access(addr, 1, 0, 1);
B
blueswir1 已提交
2140
        return;
B
bellard 已提交
2141 2142
    }
}
2143
#endif /* CONFIG_USER_ONLY */
2144

B
blueswir1 已提交
2145 2146 2147
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2148 2149
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2150
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2192
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2193 2194
{
    unsigned int i;
B
blueswir1 已提交
2195
    target_ulong val;
2196

2197
    helper_check_align(addr, 3);
2198 2199 2200 2201 2202
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2203 2204 2205 2206
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2207
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2208
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2209 2210
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2211
            addr += 4;
2212 2213 2214 2215 2216 2217 2218
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2219
    val = helper_ld_asi(addr, asi, size, 0);
2220 2221 2222
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2223
        *((uint32_t *)&FT0) = val;
2224 2225
        break;
    case 8:
B
blueswir1 已提交
2226
        *((int64_t *)&DT0) = val;
2227
        break;
B
blueswir1 已提交
2228 2229 2230
    case 16:
        // XXX
        break;
2231 2232 2233
    }
}

B
blueswir1 已提交
2234
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2235 2236
{
    unsigned int i;
B
blueswir1 已提交
2237
    target_ulong val = 0;
2238

2239
    helper_check_align(addr, 3);
2240 2241 2242 2243 2244
    switch (asi) {
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2245 2246 2247 2248
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2249
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2250
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2251 2252 2253
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2264
        val = *((uint32_t *)&FT0);
2265 2266
        break;
    case 8:
B
blueswir1 已提交
2267
        val = *((int64_t *)&DT0);
2268
        break;
B
blueswir1 已提交
2269 2270 2271
    case 16:
        // XXX
        break;
2272
    }
B
blueswir1 已提交
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    val1 &= 0xffffffffUL;
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
    if (val1 == ret)
        helper_st_asi(addr, val2 & 0xffffffffUL, asi, 4);
    return ret;
2287 2288
}

B
blueswir1 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
    if (val1 == ret)
        helper_st_asi(addr, val2, asi, 8);
    return ret;
}
2299
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2300 2301

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2302
void helper_rett(void)
2303
{
2304 2305
    unsigned int cwp;

2306 2307 2308
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2309
    env->psret = 1;
2310
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2311 2312 2313 2314 2315 2316
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2317
#endif
2318

B
blueswir1 已提交
2319 2320 2321 2322 2323
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2324
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2346
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2363 2364 2365 2366 2367
uint64_t helper_pack64(target_ulong high, target_ulong low)
{
    return ((uint64_t)high << 32) | (uint64_t)(low & 0xffffffff);
}

B
blueswir1 已提交
2368 2369
void helper_stdf(target_ulong addr, int mem_idx)
{
2370
    helper_check_align(addr, 7);
B
blueswir1 已提交
2371 2372 2373
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2374
        stfq_user(addr, DT0);
B
blueswir1 已提交
2375 2376
        break;
    case 1:
2377
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2378 2379 2380
        break;
#ifdef TARGET_SPARC64
    case 2:
2381
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2382 2383 2384 2385 2386 2387
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2388
    address_mask(env, &addr);
2389
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2390 2391 2392 2393 2394
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2395
    helper_check_align(addr, 7);
B
blueswir1 已提交
2396 2397 2398
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2399
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2400 2401
        break;
    case 1:
2402
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2403 2404 2405
        break;
#ifdef TARGET_SPARC64
    case 2:
2406
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2407 2408 2409 2410 2411 2412
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2413
    address_mask(env, &addr);
2414
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2415 2416 2417
#endif
}

B
blueswir1 已提交
2418
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2419 2420 2421 2422
{
    // XXX add 128 bit load
    CPU_QuadU u;

2423
    helper_check_align(addr, 7);
B
blueswir1 已提交
2424 2425 2426
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2427 2428
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2429 2430 2431
        QT0 = u.q;
        break;
    case 1:
2432 2433
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2434 2435 2436 2437
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2438 2439
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2440 2441 2442 2443 2444 2445 2446
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2447
    address_mask(env, &addr);
2448 2449
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2450
    QT0 = u.q;
B
blueswir1 已提交
2451
#endif
B
blueswir1 已提交
2452 2453
}

B
blueswir1 已提交
2454
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2455 2456 2457 2458
{
    // XXX add 128 bit store
    CPU_QuadU u;

2459
    helper_check_align(addr, 7);
B
blueswir1 已提交
2460 2461 2462 2463
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2464 2465
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2466 2467 2468
        break;
    case 1:
        u.q = QT0;
2469 2470
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2471 2472 2473 2474
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2475 2476
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2477 2478 2479 2480 2481 2482
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2483
    u.q = QT0;
B
blueswir1 已提交
2484
    address_mask(env, &addr);
2485 2486
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2487
#endif
B
blueswir1 已提交
2488
}
B
blueswir1 已提交
2489

B
bellard 已提交
2490
void helper_ldfsr(void)
2491
{
B
bellard 已提交
2492
    int rnd_mode;
B
blueswir1 已提交
2493 2494

    PUT_FSR32(env, *((uint32_t *) &FT0));
2495 2496
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2497
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2498
        break;
B
bellard 已提交
2499
    default:
2500
    case FSR_RD_ZERO:
B
bellard 已提交
2501
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2502
        break;
2503
    case FSR_RD_POS:
B
bellard 已提交
2504
        rnd_mode = float_round_up;
B
blueswir1 已提交
2505
        break;
2506
    case FSR_RD_NEG:
B
bellard 已提交
2507
        rnd_mode = float_round_down;
B
blueswir1 已提交
2508
        break;
2509
    }
B
bellard 已提交
2510
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2511
}
B
bellard 已提交
2512

B
blueswir1 已提交
2513 2514 2515 2516 2517 2518
void helper_stfsr(void)
{
    *((uint32_t *) &FT0) = GET_FSR32(env);
}

void helper_debug(void)
B
bellard 已提交
2519 2520 2521 2522
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2523

B
bellard 已提交
2524
#ifndef TARGET_SPARC64
2525 2526 2527 2528 2529 2530
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2531
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2542
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2543 2544 2545 2546 2547 2548
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2549
void helper_wrpsr(target_ulong new_psr)
2550
{
2551
    if ((new_psr & PSR_CWP) >= env->nwindows)
2552 2553
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2554
        PUT_PSR(env, new_psr);
2555 2556
}

B
blueswir1 已提交
2557
target_ulong helper_rdpsr(void)
2558
{
B
blueswir1 已提交
2559
    return GET_PSR(env);
2560
}
B
bellard 已提交
2561 2562

#else
2563 2564 2565 2566 2567 2568
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2569
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2590
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2604
    if (env->cansave != env->nwindows - 2) {
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2623
    if (env->cleanwin < env->nwindows - 1)
2624 2625 2626 2627 2628 2629 2630
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2652

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2684
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2685
{
B
blueswir1 已提交
2686
    return ctpop64(val);
B
bellard 已提交
2687
}
B
bellard 已提交
2688 2689 2690 2691 2692 2693

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2694
        return env->bgregs;
B
bellard 已提交
2695
    case PS_AG:
B
blueswir1 已提交
2696
        return env->agregs;
B
bellard 已提交
2697
    case PS_MG:
B
blueswir1 已提交
2698
        return env->mgregs;
B
bellard 已提交
2699
    case PS_IG:
B
blueswir1 已提交
2700
        return env->igregs;
B
bellard 已提交
2701 2702 2703
    }
}

B
blueswir1 已提交
2704
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2705
{
2706
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2707 2708 2709 2710 2711
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2712 2713 2714 2715 2716
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2717 2718 2719 2720
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2721
void helper_wrpstate(target_ulong new_state)
2722
{
2723
    if (!(env->def->features & CPU_FEATURE_GL))
2724
        change_pstate(new_state & 0xf3f);
2725 2726
}

B
blueswir1 已提交
2727
void helper_done(void)
B
bellard 已提交
2728
{
2729 2730 2731 2732 2733 2734
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2735
    env->tl--;
2736
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2737 2738
}

B
blueswir1 已提交
2739
void helper_retry(void)
B
bellard 已提交
2740
{
2741 2742 2743 2744 2745 2746
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2747
    env->tl--;
2748
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2749
}
B
bellard 已提交
2750
#endif
2751

B
blueswir1 已提交
2752
void helper_flush(target_ulong addr)
2753
{
B
blueswir1 已提交
2754 2755
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2756 2757
}

B
blueswir1 已提交
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
    if (!(env->def->features & CPU_FEATURE_GL)) {
        switch (intno) {
        case TT_IVEC:
            change_pstate(PS_PEF | PS_PRIV | PS_IG);
            break;
        case TT_TFAULT:
        case TT_TMISS:
        case TT_DFAULT:
        case TT_DMISS:
        case TT_DPROT:
            change_pstate(PS_PEF | PS_PRIV | PS_MG);
            break;
        default:
            change_pstate(PS_PEF | PS_PRIV | PS_AG);
            break;
        }
    }
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2889
}
B
blueswir1 已提交
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
2925

B
blueswir1 已提交
2926
void do_interrupt(CPUState *env)
2927
{
B
blueswir1 已提交
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2984
}
B
blueswir1 已提交
2985
#endif
2986

2987
#if !defined(CONFIG_USER_ONLY)
2988

2989 2990 2991
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

2992
#define MMUSUFFIX _mmu
2993
#define ALIGNED_ONLY
2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3025 3026 3027
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3028
#ifdef DEBUG_UNALIGNED
3029 3030
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3031
#endif
3032
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3033
    raise_exception(TT_UNALIGNED);
3034
}
3035 3036 3037 3038 3039

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3040
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3041 3042 3043 3044 3045 3046 3047 3048 3049
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3050
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3051
    if (ret) {
3052
        cpu_restore_state2(retaddr);
3053 3054 3055 3056 3057 3058
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3059 3060

#ifndef TARGET_SPARC64
3061
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3062 3063 3064 3065 3066 3067 3068 3069
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3070 3071
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
B
blueswir1 已提交
3072 3073
        printf("Unassigned mem %s access to " TARGET_FMT_plx
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3074 3075 3076 3077 3078 3079 3080
               is_exec ? "exec" : is_write ? "write" : "read", addr, is_asi,
               env->pc);
    else
        printf("Unassigned mem %s access to " TARGET_FMT_plx " from "
               TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", addr, env->pc);
#endif
3081
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3082
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3094 3095 3096 3097
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3098 3099 3100 3101
    }
    env = saved_env;
}
#else
3102
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3103 3104 3105 3106 3107 3108 3109 3110 3111
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3112 3113
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3114 3115
    env = saved_env;
#endif
3116 3117 3118 3119
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3120 3121
}
#endif
3122