op_helper.c 86.2 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15 16 17 18
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
19
#define DPRINTF_MMU(fmt, args...) do {} while (0)
20 21 22 23 24 25
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
26
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
27 28
#endif

29 30 31 32
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
33
#define DPRINTF_ASI(fmt, args...) do {} while (0)
34 35
#endif

B
blueswir1 已提交
36 37 38
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
39
#else
B
blueswir1 已提交
40 41
#define AM_CHECK(env1) (1)
#endif
42 43
#endif

B
blueswir1 已提交
44 45 46 47 48 49 50 51
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
bellard 已提交
52 53 54 55
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
56
}
B
bellard 已提交
57

B
blueswir1 已提交
58 59 60 61 62
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
63 64
void helper_check_align(target_ulong addr, uint32_t align)
{
65 66 67 68 69
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
70
        raise_exception(TT_UNALIGNED);
71
    }
B
blueswir1 已提交
72 73
}

74 75 76
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
77
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
78
    {                                                           \
B
blueswir1 已提交
79
        return float32_ ## name (src1, src2, &env->fp_status);  \
80 81 82 83
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
84 85 86 87
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
88 89 90 91 92 93 94 95
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

96
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
97
{
98 99
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
100 101
                      &env->fp_status);
}
B
blueswir1 已提交
102

B
blueswir1 已提交
103 104 105 106 107 108 109
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
110
float32 helper_fnegs(float32 src)
111
{
B
blueswir1 已提交
112
    return float32_chs(src);
113 114
}

115 116
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
117
{
118
    DT0 = float64_chs(DT1);
119
}
B
blueswir1 已提交
120 121 122 123 124 125

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
126 127

/* Integer to float conversion.  */
B
blueswir1 已提交
128
float32 helper_fitos(int32_t src)
B
bellard 已提交
129
{
B
blueswir1 已提交
130
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
131 132
}

133
void helper_fitod(int32_t src)
B
bellard 已提交
134
{
135
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
136
}
137

138
void helper_fitoq(int32_t src)
B
blueswir1 已提交
139
{
140
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
141 142
}

B
blueswir1 已提交
143
#ifdef TARGET_SPARC64
144
float32 helper_fxtos(void)
B
blueswir1 已提交
145
{
146
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
147 148
}

149
F_HELPER(xto, d)
B
blueswir1 已提交
150 151 152
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
153

B
blueswir1 已提交
154 155 156 157 158
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
159 160 161
#undef F_HELPER

/* floating point conversion */
162
float32 helper_fdtos(void)
163
{
164
    return float64_to_float32(DT1, &env->fp_status);
165 166
}

167
void helper_fstod(float32 src)
168
{
169
    DT0 = float32_to_float64(src, &env->fp_status);
170
}
171

172
float32 helper_fqtos(void)
B
blueswir1 已提交
173
{
174
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
175 176
}

177
void helper_fstoq(float32 src)
B
blueswir1 已提交
178
{
179
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
180 181 182 183 184 185 186 187 188 189 190 191
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

192
/* Float to integer conversion.  */
B
blueswir1 已提交
193
int32_t helper_fstoi(float32 src)
194
{
B
blueswir1 已提交
195
    return float32_to_int32_round_to_zero(src, &env->fp_status);
196 197
}

198
int32_t helper_fdtoi(void)
199
{
200
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
201 202
}

203
int32_t helper_fqtoi(void)
B
blueswir1 已提交
204
{
205
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
206 207
}

208
#ifdef TARGET_SPARC64
209
void helper_fstox(float32 src)
210
{
211
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
212 213 214 215 216 217 218
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
219 220 221 222 223
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

224 225 226 227 228
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
229 230 231 232
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
    *((uint64_t *)&DT0) = tmp;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
    d.VIS_L64(0) = s.VIS_W32(0) << 4;
    d.VIS_L64(1) = s.VIS_W32(1) << 4;
    d.VIS_L64(2) = s.VIS_W32(2) << 4;
    d.VIS_L64(3) = s.VIS_W32(3) << 4;

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
477
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
478 479 480
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
481 482
        s.l = src1;                                     \
        d.l = src2;                                     \
483 484 485 486
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
487
        return d.l;                                     \
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
503
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
504 505 506
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
507 508
        s.l = src1;                                     \
        d.l = src2;                                     \
509 510 511
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
512
        return d.l;                                     \
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
594
float32 helper_fabss(float32 src)
595
{
B
blueswir1 已提交
596
    return float32_abs(src);
597 598
}

B
bellard 已提交
599
#ifdef TARGET_SPARC64
600
void helper_fabsd(void)
B
bellard 已提交
601 602 603
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
604 605 606 607 608 609

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
610

B
blueswir1 已提交
611
float32 helper_fsqrts(float32 src)
612
{
B
blueswir1 已提交
613
    return float32_sqrt(src, &env->fp_status);
614 615
}

616
void helper_fsqrtd(void)
617
{
B
bellard 已提交
618
    DT0 = float64_sqrt(DT1, &env->fp_status);
619 620
}

B
blueswir1 已提交
621 622 623 624 625
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

626
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
627
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
628
    {                                                                   \
B
blueswir1 已提交
629 630
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
631 632 633
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
634
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
635
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
636
                env->fsr |= new_fsr;                                    \
637 638
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
639 640 641 642 643 644
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
645
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
646 647
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
648
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
649 650
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
651
            new_fsr = 0;                                                \
B
bellard 已提交
652 653
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
654
        env->fsr |= new_fsr;                                            \
655
    }
B
blueswir1 已提交
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
686

B
blueswir1 已提交
687
GEN_FCMPS(fcmps, float32, 0, 0);
688 689
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
690
GEN_FCMPS(fcmpes, float32, 0, 1);
691
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
692

B
blueswir1 已提交
693 694 695
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

B
bellard 已提交
696
#ifdef TARGET_SPARC64
B
blueswir1 已提交
697
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
698
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
699
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
700

B
blueswir1 已提交
701
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
702
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
703
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
704

B
blueswir1 已提交
705
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
706
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
707
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
708

B
blueswir1 已提交
709
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
710
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
711
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
712

B
blueswir1 已提交
713
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
714
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
715
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
716

B
blueswir1 已提交
717
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
718
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
719 720
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
721
#undef GEN_FCMPS
B
bellard 已提交
722

B
blueswir1 已提交
723 724
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
725 726 727
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
728 729
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
730 731
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
732 733 734 735
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
736 737 738
}
#endif

B
blueswir1 已提交
739 740 741 742
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
743 744 745 746
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
747 748
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
749 750
        break;
    case 2:
B
blueswir1 已提交
751 752
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
753 754
        break;
    case 4:
B
blueswir1 已提交
755 756
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
757 758
        break;
    case 8:
B
blueswir1 已提交
759 760
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
761 762 763 764 765
        break;
    }
}
#endif

B
blueswir1 已提交
766 767 768
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
769
{
B
blueswir1 已提交
770
    uint64_t ret = 0;
771
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
772
    uint32_t last_addr = addr;
773
#endif
B
bellard 已提交
774

775
    helper_check_align(addr, size - 1);
B
bellard 已提交
776
    switch (asi) {
777
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
778
        switch (addr) {
779
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
780 781 782
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
783 784
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
785 786 787 788 789
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
790 791
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
792
            break;
793 794
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
795
                ret = env->mxccregs[5];
796 797
                // should we do something here?
            } else
B
blueswir1 已提交
798 799
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
800
            break;
801
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
802 803 804
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
805 806
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
807 808
            break;
        default:
B
blueswir1 已提交
809 810
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
811 812
            break;
        }
B
blueswir1 已提交
813 814
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
                     "addr = %08x -> ret = %08x,"
B
blueswir1 已提交
815
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
816 817 818
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
819
        break;
820
    case 3: /* MMU probe */
B
blueswir1 已提交
821 822 823
        {
            int mmulev;

B
blueswir1 已提交
824
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
825 826
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
827 828 829 830
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
831 832
        }
        break;
833
    case 4: /* read MMU regs */
B
blueswir1 已提交
834
        {
B
blueswir1 已提交
835
            int reg = (addr >> 8) & 0x1f;
836

B
blueswir1 已提交
837 838
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
839 840 841 842 843
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
844
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
845 846
        }
        break;
B
blueswir1 已提交
847 848 849 850
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
851 852 853
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
854
            ret = ldub_code(addr);
855 856
            break;
        case 2:
857
            ret = lduw_code(addr);
858 859 860
            break;
        default:
        case 4:
861
            ret = ldl_code(addr);
862 863
            break;
        case 8:
864
            ret = ldq_code(addr);
865 866 867
            break;
        }
        break;
868 869 870
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
871
            ret = ldub_user(addr);
872 873
            break;
        case 2:
874
            ret = lduw_user(addr);
875 876 877
            break;
        default:
        case 4:
878
            ret = ldl_user(addr);
879 880
            break;
        case 8:
881
            ret = ldq_user(addr);
882 883 884 885 886 887
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
888
            ret = ldub_kernel(addr);
889 890
            break;
        case 2:
891
            ret = lduw_kernel(addr);
892 893 894
            break;
        default:
        case 4:
895
            ret = ldl_kernel(addr);
896 897
            break;
        case 8:
898
            ret = ldq_kernel(addr);
899 900 901
            break;
        }
        break;
902 903 904 905 906 907
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
908 909
        switch(size) {
        case 1:
B
blueswir1 已提交
910
            ret = ldub_phys(addr);
B
bellard 已提交
911 912
            break;
        case 2:
913
            ret = lduw_phys(addr);
B
bellard 已提交
914 915 916
            break;
        default:
        case 4:
917
            ret = ldl_phys(addr);
B
bellard 已提交
918
            break;
B
bellard 已提交
919
        case 8:
920
            ret = ldq_phys(addr);
B
blueswir1 已提交
921
            break;
B
bellard 已提交
922
        }
B
blueswir1 已提交
923
        break;
924
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
925 926
        switch(size) {
        case 1:
B
blueswir1 已提交
927
            ret = ldub_phys((target_phys_addr_t)addr
928 929 930
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
931
            ret = lduw_phys((target_phys_addr_t)addr
932 933 934 935
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
936
            ret = ldl_phys((target_phys_addr_t)addr
937 938 939
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
940
            ret = ldq_phys((target_phys_addr_t)addr
941
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
942
            break;
943
        }
B
blueswir1 已提交
944
        break;
B
blueswir1 已提交
945 946 947
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
948 949 950
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
B
blueswir1 已提交
951
    case 8: /* User code access, XXX */
952
    default:
B
blueswir1 已提交
953
        do_unassigned_access(addr, 0, 0, asi);
B
blueswir1 已提交
954 955
        ret = 0;
        break;
956
    }
957 958 959
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
960
            ret = (int8_t) ret;
B
blueswir1 已提交
961
            break;
962
        case 2:
B
blueswir1 已提交
963 964 965 966
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
967
            break;
968 969 970 971
        default:
            break;
        }
    }
972
#ifdef DEBUG_ASI
B
blueswir1 已提交
973
    dump_asi("read ", last_addr, asi, size, ret);
974
#endif
B
blueswir1 已提交
975
    return ret;
976 977
}

B
blueswir1 已提交
978
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
979
{
980
    helper_check_align(addr, size - 1);
981
    switch(asi) {
982
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
983
        switch (addr) {
984 985
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
986
                env->mxccdata[0] = val;
987
            else
B
blueswir1 已提交
988 989
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
990 991 992
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
993
                env->mxccdata[1] = val;
994
            else
B
blueswir1 已提交
995 996
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
997 998 999
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1000
                env->mxccdata[2] = val;
1001
            else
B
blueswir1 已提交
1002 1003
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1004 1005 1006
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1007
                env->mxccdata[3] = val;
1008
            else
B
blueswir1 已提交
1009 1010
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1011 1012 1013
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1014
                env->mxccregs[0] = val;
1015
            else
B
blueswir1 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1026 1027 1028
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1029
                env->mxccregs[1] = val;
1030
            else
B
blueswir1 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1041 1042 1043
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1044
                env->mxccregs[3] = val;
1045
            else
B
blueswir1 已提交
1046 1047
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1048 1049 1050
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1051
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1052
                    | val;
1053
            else
B
blueswir1 已提交
1054 1055
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1056 1057
            break;
        case 0x01c00e00: /* MXCC error register  */
1058
            // writing a 1 bit clears the error
1059
            if (size == 8)
B
blueswir1 已提交
1060
                env->mxccregs[6] &= ~val;
1061
            else
B
blueswir1 已提交
1062 1063
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1064 1065 1066
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1067
                env->mxccregs[7] = val;
1068
            else
B
blueswir1 已提交
1069 1070
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1071 1072
            break;
        default:
B
blueswir1 已提交
1073 1074
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1075 1076
            break;
        }
B
blueswir1 已提交
1077 1078
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %08x\n", asi,
                     size, addr, val);
1079 1080 1081
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1082
        break;
1083
    case 3: /* MMU flush */
B
blueswir1 已提交
1084 1085
        {
            int mmulev;
B
bellard 已提交
1086

B
blueswir1 已提交
1087
            mmulev = (addr >> 8) & 15;
1088
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1089 1090
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1091
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1102
#ifdef DEBUG_MMU
B
blueswir1 已提交
1103
            dump_mmu(env);
B
bellard 已提交
1104
#endif
B
blueswir1 已提交
1105
        }
1106
        break;
1107
    case 4: /* write MMU regs */
B
blueswir1 已提交
1108
        {
B
blueswir1 已提交
1109
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1110
            uint32_t oldreg;
1111

B
blueswir1 已提交
1112
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1113
            switch(reg) {
1114
            case 0: // Control Register
B
blueswir1 已提交
1115
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1116
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1117 1118
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1119 1120
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1121 1122
                    tlb_flush(env, 1);
                break;
1123
            case 1: // Context Table Pointer Register
1124
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1125 1126
                break;
            case 2: // Context Register
1127
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1128 1129 1130 1131 1132 1133
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1134 1135 1136 1137
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1138
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1139
                break;
1140
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1141
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1142
                break;
1143
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1144
                env->mmuregs[4] = val;
B
blueswir1 已提交
1145
                break;
B
bellard 已提交
1146
            default:
B
blueswir1 已提交
1147
                env->mmuregs[reg] = val;
B
bellard 已提交
1148 1149 1150
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1151 1152
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1153
            }
1154
#ifdef DEBUG_MMU
B
blueswir1 已提交
1155
            dump_mmu(env);
B
bellard 已提交
1156
#endif
B
blueswir1 已提交
1157
        }
1158
        break;
B
blueswir1 已提交
1159 1160 1161 1162
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1163 1164 1165
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1166
            stb_user(addr, val);
1167 1168
            break;
        case 2:
1169
            stw_user(addr, val);
1170 1171 1172
            break;
        default:
        case 4:
1173
            stl_user(addr, val);
1174 1175
            break;
        case 8:
1176
            stq_user(addr, val);
1177 1178 1179 1180 1181 1182
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1183
            stb_kernel(addr, val);
1184 1185
            break;
        case 2:
1186
            stw_kernel(addr, val);
1187 1188 1189
            break;
        default:
        case 4:
1190
            stl_kernel(addr, val);
1191 1192
            break;
        case 8:
1193
            stq_kernel(addr, val);
1194 1195 1196
            break;
        }
        break;
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1207
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1208
        {
B
blueswir1 已提交
1209 1210
            // val = src
            // addr = dst
B
blueswir1 已提交
1211
            // copy 32 bytes
1212
            unsigned int i;
B
blueswir1 已提交
1213
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1214

1215 1216 1217 1218
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1219
        }
1220
        break;
B
bellard 已提交
1221
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1222
        {
B
blueswir1 已提交
1223 1224
            // addr = dst
            // fill 32 bytes with val
1225
            unsigned int i;
B
blueswir1 已提交
1226
            uint32_t dst = addr & 7;
1227 1228 1229

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1230
        }
1231
        break;
1232
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1233
        {
B
bellard 已提交
1234 1235
            switch(size) {
            case 1:
B
blueswir1 已提交
1236
                stb_phys(addr, val);
B
bellard 已提交
1237 1238
                break;
            case 2:
1239
                stw_phys(addr, val);
B
bellard 已提交
1240 1241 1242
                break;
            case 4:
            default:
1243
                stl_phys(addr, val);
B
bellard 已提交
1244
                break;
B
bellard 已提交
1245
            case 8:
1246
                stq_phys(addr, val);
B
bellard 已提交
1247
                break;
B
bellard 已提交
1248
            }
B
blueswir1 已提交
1249
        }
1250
        break;
B
blueswir1 已提交
1251
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1252
        {
1253 1254
            switch(size) {
            case 1:
B
blueswir1 已提交
1255 1256
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1257 1258
                break;
            case 2:
1259
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1260
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1261 1262 1263
                break;
            case 4:
            default:
1264
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1265
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1266 1267
                break;
            case 8:
1268
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1269
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1270 1271
                break;
            }
B
blueswir1 已提交
1272
        }
1273
        break;
B
blueswir1 已提交
1274 1275 1276
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1277 1278
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1279 1280
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1281 1282
    case 0x38: /* breakpoint diagnostics */
    case 0x4c: /* breakpoint action */
1283
        break;
B
blueswir1 已提交
1284
    case 8: /* User code access, XXX */
1285
    case 9: /* Supervisor code access, XXX */
1286
    default:
B
blueswir1 已提交
1287
        do_unassigned_access(addr, 1, 0, asi);
1288
        break;
1289
    }
1290
#ifdef DEBUG_ASI
B
blueswir1 已提交
1291
    dump_asi("write", addr, asi, size, val);
1292
#endif
1293 1294
}

1295 1296 1297 1298
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1299
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1300 1301
{
    uint64_t ret = 0;
B
blueswir1 已提交
1302 1303 1304
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1305 1306 1307 1308

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1309
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1310
    address_mask(env, &addr);
1311

1312 1313 1314
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1315 1316 1317 1318 1319 1320 1321 1322 1323
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1324 1325 1326
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1327
                ret = ldub_raw(addr);
1328 1329
                break;
            case 2:
1330
                ret = lduw_raw(addr);
1331 1332
                break;
            case 4:
1333
                ret = ldl_raw(addr);
1334 1335 1336
                break;
            default:
            case 8:
1337
                ret = ldq_raw(addr);
1338 1339 1340 1341 1342 1343
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1344 1345 1346 1347 1348 1349 1350 1351 1352
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1368
            break;
1369 1370
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1371
            break;
1372 1373
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1374
            break;
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1387
            break;
1388 1389
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1390
            break;
1391 1392
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1393
            break;
1394 1395 1396 1397
        default:
            break;
        }
    }
B
blueswir1 已提交
1398 1399 1400 1401
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1402 1403
}

B
blueswir1 已提交
1404
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1405
{
B
blueswir1 已提交
1406 1407 1408
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1409 1410 1411
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1412
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1413
    address_mask(env, &addr);
1414

1415 1416 1417 1418 1419 1420
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1421
            addr = bswap16(addr);
B
blueswir1 已提交
1422
            break;
1423
        case 4:
B
blueswir1 已提交
1424
            addr = bswap32(addr);
B
blueswir1 已提交
1425
            break;
1426
        case 8:
B
blueswir1 已提交
1427
            addr = bswap64(addr);
B
blueswir1 已提交
1428
            break;
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1442
                stb_raw(addr, val);
1443 1444
                break;
            case 2:
1445
                stw_raw(addr, val);
1446 1447
                break;
            case 4:
1448
                stl_raw(addr, val);
1449 1450 1451
                break;
            case 8:
            default:
1452
                stq_raw(addr, val);
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
B
blueswir1 已提交
1467
        do_unassigned_access(addr, 1, 0, 1);
1468 1469 1470 1471 1472
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1473

B
blueswir1 已提交
1474
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1475
{
B
bellard 已提交
1476
    uint64_t ret = 0;
B
blueswir1 已提交
1477 1478 1479
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1480

B
blueswir1 已提交
1481
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1482 1483
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1484
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1485
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1486

1487
    helper_check_align(addr, size - 1);
B
bellard 已提交
1488
    switch (asi) {
B
blueswir1 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
1498 1499 1500 1501
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
1502 1503
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
1504
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1505 1506
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1507 1508
                switch(size) {
                case 1:
B
blueswir1 已提交
1509
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1510 1511
                    break;
                case 2:
1512
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1513 1514
                    break;
                case 4:
1515
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1516 1517 1518
                    break;
                default:
                case 8:
1519
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1520 1521 1522 1523 1524
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1525
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1526 1527
                    break;
                case 2:
1528
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1529 1530
                    break;
                case 4:
1531
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1532 1533 1534
                    break;
                default:
                case 8:
1535
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1536 1537
                    break;
                }
1538 1539 1540 1541
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1542
                ret = ldub_user(addr);
1543 1544
                break;
            case 2:
1545
                ret = lduw_user(addr);
1546 1547
                break;
            case 4:
1548
                ret = ldl_user(addr);
1549 1550 1551
                break;
            default:
            case 8:
1552
                ret = ldq_user(addr);
1553 1554 1555 1556
                break;
            }
        }
        break;
B
bellard 已提交
1557 1558
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1559 1560
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1561
        {
B
bellard 已提交
1562 1563
            switch(size) {
            case 1:
B
blueswir1 已提交
1564
                ret = ldub_phys(addr);
B
bellard 已提交
1565 1566
                break;
            case 2:
1567
                ret = lduw_phys(addr);
B
bellard 已提交
1568 1569
                break;
            case 4:
1570
                ret = ldl_phys(addr);
B
bellard 已提交
1571 1572 1573
                break;
            default:
            case 8:
1574
                ret = ldq_phys(addr);
B
bellard 已提交
1575 1576
                break;
            }
B
blueswir1 已提交
1577 1578
            break;
        }
B
blueswir1 已提交
1579 1580 1581 1582 1583
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
1584 1585 1586 1587 1588 1589 1590 1591 1592
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
1593 1594 1595 1596 1597
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
1598
    case 0x81: // Secondary
B
bellard 已提交
1599
    case 0x89: // Secondary LE
B
blueswir1 已提交
1600 1601
        // XXX
        break;
B
bellard 已提交
1602
    case 0x45: // LSU
B
blueswir1 已提交
1603 1604
        ret = env->lsu;
        break;
B
bellard 已提交
1605
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1606
        {
B
blueswir1 已提交
1607
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1608

B
blueswir1 已提交
1609 1610 1611
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
1612 1613
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
B
blueswir1 已提交
1614 1615
        // XXX
        break;
1616 1617 1618 1619 1620 1621 1622
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1623
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1624
        {
B
blueswir1 已提交
1625
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1626

B
blueswir1 已提交
1627
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
1628 1629
            break;
        }
B
bellard 已提交
1630
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1631
        {
B
blueswir1 已提交
1632
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1633

B
blueswir1 已提交
1634 1635 1636
            ret = env->dmmuregs[reg];
            break;
        }
1637 1638 1639 1640 1641 1642 1643
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1644
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1645
        {
B
blueswir1 已提交
1646
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1647

B
blueswir1 已提交
1648
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
1649 1650
            break;
        }
1651 1652
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1653 1654 1655
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1656 1657 1658 1659 1660 1661 1662 1663
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1664 1665 1666
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1667 1668 1669
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1670 1671
        // XXX
        break;
B
bellard 已提交
1672 1673 1674 1675
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1676
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1677
    default:
B
blueswir1 已提交
1678
        do_unassigned_access(addr, 0, 0, 1);
B
blueswir1 已提交
1679 1680
        ret = 0;
        break;
B
bellard 已提交
1681
    }
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1697
            break;
1698 1699
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1700
            break;
1701 1702
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1703
            break;
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1716
            break;
1717 1718
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1719
            break;
1720 1721
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1722
            break;
1723 1724 1725 1726
        default:
            break;
        }
    }
B
blueswir1 已提交
1727 1728 1729 1730
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1731 1732
}

B
blueswir1 已提交
1733
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1734
{
B
blueswir1 已提交
1735 1736 1737
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1738
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1739 1740
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1741
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1742
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1743

1744
    helper_check_align(addr, size - 1);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1756
            addr = bswap16(addr);
B
blueswir1 已提交
1757
            break;
1758
        case 4:
B
blueswir1 已提交
1759
            addr = bswap32(addr);
B
blueswir1 已提交
1760
            break;
1761
        case 8:
B
blueswir1 已提交
1762
            addr = bswap64(addr);
B
blueswir1 已提交
1763
            break;
1764 1765 1766 1767 1768 1769 1770
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1771
    switch(asi) {
1772 1773 1774 1775
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
1776 1777
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
1778
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1779 1780
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1781 1782
                switch(size) {
                case 1:
B
blueswir1 已提交
1783
                    stb_hypv(addr, val);
B
blueswir1 已提交
1784 1785
                    break;
                case 2:
1786
                    stw_hypv(addr, val);
B
blueswir1 已提交
1787 1788
                    break;
                case 4:
1789
                    stl_hypv(addr, val);
B
blueswir1 已提交
1790 1791 1792
                    break;
                case 8:
                default:
1793
                    stq_hypv(addr, val);
B
blueswir1 已提交
1794 1795 1796 1797 1798
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1799
                    stb_kernel(addr, val);
B
blueswir1 已提交
1800 1801
                    break;
                case 2:
1802
                    stw_kernel(addr, val);
B
blueswir1 已提交
1803 1804
                    break;
                case 4:
1805
                    stl_kernel(addr, val);
B
blueswir1 已提交
1806 1807 1808
                    break;
                case 8:
                default:
1809
                    stq_kernel(addr, val);
B
blueswir1 已提交
1810 1811
                    break;
                }
1812 1813 1814 1815
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1816
                stb_user(addr, val);
1817 1818
                break;
            case 2:
1819
                stw_user(addr, val);
1820 1821
                break;
            case 4:
1822
                stl_user(addr, val);
1823 1824 1825
                break;
            case 8:
            default:
1826
                stq_user(addr, val);
1827 1828 1829 1830
                break;
            }
        }
        break;
B
bellard 已提交
1831 1832
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1833 1834
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1835
        {
B
bellard 已提交
1836 1837
            switch(size) {
            case 1:
B
blueswir1 已提交
1838
                stb_phys(addr, val);
B
bellard 已提交
1839 1840
                break;
            case 2:
1841
                stw_phys(addr, val);
B
bellard 已提交
1842 1843
                break;
            case 4:
1844
                stl_phys(addr, val);
B
bellard 已提交
1845 1846 1847
                break;
            case 8:
            default:
1848
                stq_phys(addr, val);
B
bellard 已提交
1849 1850
                break;
            }
B
blueswir1 已提交
1851 1852
        }
        return;
B
blueswir1 已提交
1853 1854 1855 1856 1857
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
1858 1859 1860 1861 1862
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
1863
    case 0x81: // Secondary
B
bellard 已提交
1864
    case 0x89: // Secondary LE
B
blueswir1 已提交
1865 1866
        // XXX
        return;
B
bellard 已提交
1867
    case 0x45: // LSU
B
blueswir1 已提交
1868 1869 1870 1871
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
1872
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
1873 1874 1875
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
1876 1877
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
1878
#ifdef DEBUG_MMU
B
blueswir1 已提交
1879
                dump_mmu(env);
B
bellard 已提交
1880
#endif
B
blueswir1 已提交
1881 1882 1883 1884
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
1885
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1886
        {
B
blueswir1 已提交
1887
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1888
            uint64_t oldreg;
1889

B
blueswir1 已提交
1890
            oldreg = env->immuregs[reg];
B
bellard 已提交
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1901 1902
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
1903 1904 1905 1906 1907 1908
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
1909
            env->immuregs[reg] = val;
B
bellard 已提交
1910
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
1911 1912
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
1913
            }
1914
#ifdef DEBUG_MMU
B
blueswir1 已提交
1915
            dump_mmu(env);
B
bellard 已提交
1916
#endif
B
blueswir1 已提交
1917 1918
            return;
        }
B
bellard 已提交
1919
    case 0x54: // I-MMU data in
B
blueswir1 已提交
1920 1921 1922 1923 1924 1925 1926
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1927
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1928 1929 1930 1931 1932 1933 1934
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1935
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1936 1937 1938 1939 1940 1941
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
1942
    case 0x55: // I-MMU data access
B
blueswir1 已提交
1943
        {
1944 1945
            // TODO: auto demap

B
blueswir1 已提交
1946
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
1947

B
blueswir1 已提交
1948
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1949
            env->itlb_tte[i] = val;
B
blueswir1 已提交
1950 1951
            return;
        }
B
bellard 已提交
1952
    case 0x57: // I-MMU demap
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->itlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->itlb_tag[i] & mask)) {
                        env->itlb_tag[i] = 0;
                        env->itlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
B
blueswir1 已提交
1969
        return;
B
bellard 已提交
1970
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1971
        {
B
blueswir1 已提交
1972
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1973
            uint64_t oldreg;
1974

B
blueswir1 已提交
1975
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
1976 1977 1978 1979 1980
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1981 1982
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
1983 1984
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
1985
                env->dmmuregs[reg] = val;
B
bellard 已提交
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
1996
            env->dmmuregs[reg] = val;
B
bellard 已提交
1997
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
1998 1999
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2000
            }
2001
#ifdef DEBUG_MMU
B
blueswir1 已提交
2002
            dump_mmu(env);
B
bellard 已提交
2003
#endif
B
blueswir1 已提交
2004 2005
            return;
        }
B
bellard 已提交
2006
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2007 2008 2009 2010 2011 2012 2013
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2014
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2015 2016 2017 2018 2019 2020 2021
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2022
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2023 2024 2025 2026 2027 2028
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2029
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2030
        {
B
blueswir1 已提交
2031
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2032

B
blueswir1 已提交
2033
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2034
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2035 2036
            return;
        }
B
bellard 已提交
2037
    case 0x5f: // D-MMU demap
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->dtlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->dtlb_tag[i] & mask)) {
                        env->dtlb_tag[i] = 0;
                        env->dtlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
        return;
B
bellard 已提交
2055
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2056 2057
        // XXX
        return;
2058 2059
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2060 2061 2062
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2063 2064 2065 2066 2067 2068 2069 2070
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2071 2072 2073 2074 2075 2076 2077
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2078 2079 2080 2081 2082 2083
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2084
    default:
B
blueswir1 已提交
2085
        do_unassigned_access(addr, 1, 0, 1);
B
blueswir1 已提交
2086
        return;
B
bellard 已提交
2087 2088
    }
}
2089
#endif /* CONFIG_USER_ONLY */
2090

B
blueswir1 已提交
2091 2092 2093
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2094 2095
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2096
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2138
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2139 2140
{
    unsigned int i;
B
blueswir1 已提交
2141
    target_ulong val;
2142

2143
    helper_check_align(addr, 3);
2144 2145 2146 2147 2148
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2149 2150 2151 2152
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2153
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2154
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2155 2156
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2157
            addr += 4;
2158 2159 2160 2161 2162 2163 2164
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2165
    val = helper_ld_asi(addr, asi, size, 0);
2166 2167 2168
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2169
        *((uint32_t *)&env->fpr[rd]) = val;
2170 2171
        break;
    case 8:
B
blueswir1 已提交
2172
        *((int64_t *)&DT0) = val;
2173
        break;
B
blueswir1 已提交
2174 2175 2176
    case 16:
        // XXX
        break;
2177 2178 2179
    }
}

B
blueswir1 已提交
2180
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2181 2182
{
    unsigned int i;
B
blueswir1 已提交
2183
    target_ulong val = 0;
2184

2185
    helper_check_align(addr, 3);
2186
    switch (asi) {
B
blueswir1 已提交
2187 2188
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2189 2190 2191 2192
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2193 2194 2195 2196
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2197
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2198
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2199 2200 2201
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2212
        val = *((uint32_t *)&env->fpr[rd]);
2213 2214
        break;
    case 8:
B
blueswir1 已提交
2215
        val = *((int64_t *)&DT0);
2216
        break;
B
blueswir1 已提交
2217 2218 2219
    case 16:
        // XXX
        break;
2220
    }
B
blueswir1 已提交
2221 2222 2223 2224 2225 2226 2227 2228
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2229
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2230 2231
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2232 2233
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2234
    return ret;
2235 2236
}

B
blueswir1 已提交
2237 2238 2239 2240 2241 2242
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2243 2244
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2245 2246
    return ret;
}
2247
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2248 2249

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2250
void helper_rett(void)
2251
{
2252 2253
    unsigned int cwp;

2254 2255 2256
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2257
    env->psret = 1;
2258
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2259 2260 2261 2262 2263 2264
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2265
#endif
2266

B
blueswir1 已提交
2267 2268 2269 2270 2271
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2272
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2294
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2311 2312
void helper_stdf(target_ulong addr, int mem_idx)
{
2313
    helper_check_align(addr, 7);
B
blueswir1 已提交
2314 2315 2316
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2317
        stfq_user(addr, DT0);
B
blueswir1 已提交
2318 2319
        break;
    case 1:
2320
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2321 2322 2323
        break;
#ifdef TARGET_SPARC64
    case 2:
2324
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2325 2326 2327 2328 2329 2330
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2331
    address_mask(env, &addr);
2332
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2333 2334 2335 2336 2337
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2338
    helper_check_align(addr, 7);
B
blueswir1 已提交
2339 2340 2341
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2342
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2343 2344
        break;
    case 1:
2345
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2346 2347 2348
        break;
#ifdef TARGET_SPARC64
    case 2:
2349
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2350 2351 2352 2353 2354 2355
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2356
    address_mask(env, &addr);
2357
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2358 2359 2360
#endif
}

B
blueswir1 已提交
2361
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2362 2363 2364 2365
{
    // XXX add 128 bit load
    CPU_QuadU u;

2366
    helper_check_align(addr, 7);
B
blueswir1 已提交
2367 2368 2369
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2370 2371
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2372 2373 2374
        QT0 = u.q;
        break;
    case 1:
2375 2376
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2377 2378 2379 2380
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2381 2382
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2383 2384 2385 2386 2387 2388 2389
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2390
    address_mask(env, &addr);
2391 2392
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2393
    QT0 = u.q;
B
blueswir1 已提交
2394
#endif
B
blueswir1 已提交
2395 2396
}

B
blueswir1 已提交
2397
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2398 2399 2400 2401
{
    // XXX add 128 bit store
    CPU_QuadU u;

2402
    helper_check_align(addr, 7);
B
blueswir1 已提交
2403 2404 2405 2406
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2407 2408
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2409 2410 2411
        break;
    case 1:
        u.q = QT0;
2412 2413
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2414 2415 2416 2417
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2418 2419
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2420 2421 2422 2423 2424 2425
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2426
    u.q = QT0;
B
blueswir1 已提交
2427
    address_mask(env, &addr);
2428 2429
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2430
#endif
B
blueswir1 已提交
2431
}
B
blueswir1 已提交
2432

2433
static inline void set_fsr(void)
2434
{
B
bellard 已提交
2435
    int rnd_mode;
B
blueswir1 已提交
2436

2437 2438
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2439
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2440
        break;
B
bellard 已提交
2441
    default:
2442
    case FSR_RD_ZERO:
B
bellard 已提交
2443
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2444
        break;
2445
    case FSR_RD_POS:
B
bellard 已提交
2446
        rnd_mode = float_round_up;
B
blueswir1 已提交
2447
        break;
2448
    case FSR_RD_NEG:
B
bellard 已提交
2449
        rnd_mode = float_round_down;
B
blueswir1 已提交
2450
        break;
2451
    }
B
bellard 已提交
2452
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2453
}
B
bellard 已提交
2454

2455
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
2456
{
2457 2458
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
2459 2460
}

2461 2462 2463 2464 2465 2466 2467 2468
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
2469
void helper_debug(void)
B
bellard 已提交
2470 2471 2472 2473
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2474

B
bellard 已提交
2475
#ifndef TARGET_SPARC64
2476 2477 2478 2479 2480 2481
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2482
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2493
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2494 2495 2496 2497 2498 2499
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2500
void helper_wrpsr(target_ulong new_psr)
2501
{
2502
    if ((new_psr & PSR_CWP) >= env->nwindows)
2503 2504
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2505
        PUT_PSR(env, new_psr);
2506 2507
}

B
blueswir1 已提交
2508
target_ulong helper_rdpsr(void)
2509
{
B
blueswir1 已提交
2510
    return GET_PSR(env);
2511
}
B
bellard 已提交
2512 2513

#else
2514 2515 2516 2517 2518 2519
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2520
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2541
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2555
    if (env->cansave != env->nwindows - 2) {
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2574
    if (env->cleanwin < env->nwindows - 1)
2575 2576 2577 2578 2579 2580 2581
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2603

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2635
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2636
{
B
blueswir1 已提交
2637
    return ctpop64(val);
B
bellard 已提交
2638
}
B
bellard 已提交
2639 2640 2641 2642 2643 2644

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2645
        return env->bgregs;
B
bellard 已提交
2646
    case PS_AG:
B
blueswir1 已提交
2647
        return env->agregs;
B
bellard 已提交
2648
    case PS_MG:
B
blueswir1 已提交
2649
        return env->mgregs;
B
bellard 已提交
2650
    case PS_IG:
B
blueswir1 已提交
2651
        return env->igregs;
B
bellard 已提交
2652 2653 2654
    }
}

B
blueswir1 已提交
2655
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2656
{
2657
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2658 2659 2660 2661 2662
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2663 2664 2665 2666 2667
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2668 2669 2670 2671
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2672
void helper_wrpstate(target_ulong new_state)
2673
{
2674
    if (!(env->def->features & CPU_FEATURE_GL))
2675
        change_pstate(new_state & 0xf3f);
2676 2677
}

B
blueswir1 已提交
2678
void helper_done(void)
B
bellard 已提交
2679
{
2680 2681 2682 2683 2684 2685
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2686
    env->tl--;
2687
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2688 2689
}

B
blueswir1 已提交
2690
void helper_retry(void)
B
bellard 已提交
2691
{
2692 2693 2694 2695 2696 2697
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2698
    env->tl--;
2699
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2700
}
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
2716
#endif
2717

B
blueswir1 已提交
2718
void helper_flush(target_ulong addr)
2719
{
B
blueswir1 已提交
2720 2721
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2722 2723
}

B
blueswir1 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
    if (!(env->def->features & CPU_FEATURE_GL)) {
        switch (intno) {
        case TT_IVEC:
            change_pstate(PS_PEF | PS_PRIV | PS_IG);
            break;
        case TT_TFAULT:
        case TT_TMISS:
        case TT_DFAULT:
        case TT_DMISS:
        case TT_DPROT:
            change_pstate(PS_PEF | PS_PRIV | PS_MG);
            break;
        default:
            change_pstate(PS_PEF | PS_PRIV | PS_AG);
            break;
        }
    }
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2855
}
B
blueswir1 已提交
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
2891

B
blueswir1 已提交
2892
void do_interrupt(CPUState *env)
2893
{
B
blueswir1 已提交
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2950
}
B
blueswir1 已提交
2951
#endif
2952

2953
#if !defined(CONFIG_USER_ONLY)
2954

2955 2956 2957
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

2958
#define MMUSUFFIX _mmu
2959
#define ALIGNED_ONLY
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

2991 2992 2993
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
2994
#ifdef DEBUG_UNALIGNED
2995 2996
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
2997
#endif
2998
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
2999
    raise_exception(TT_UNALIGNED);
3000
}
3001 3002 3003 3004 3005

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3006
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3007 3008 3009 3010 3011 3012 3013 3014 3015
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3016
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3017
    if (ret) {
3018
        cpu_restore_state2(retaddr);
3019 3020 3021 3022 3023 3024
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3025 3026

#ifndef TARGET_SPARC64
3027
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3028 3029 3030 3031 3032 3033 3034 3035
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3036 3037
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
B
blueswir1 已提交
3038 3039
        printf("Unassigned mem %s access to " TARGET_FMT_plx
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3040 3041 3042 3043 3044 3045 3046
               is_exec ? "exec" : is_write ? "write" : "read", addr, is_asi,
               env->pc);
    else
        printf("Unassigned mem %s access to " TARGET_FMT_plx " from "
               TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", addr, env->pc);
#endif
3047
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3048
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3060 3061 3062 3063
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3064 3065 3066 3067
    }
    env = saved_env;
}
#else
3068
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3069 3070 3071 3072 3073 3074 3075 3076 3077
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3078 3079
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3080 3081
    env = saved_env;
#endif
3082 3083 3084 3085
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3086 3087
}
#endif
3088