op_helper.c 100.7 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15
#ifdef DEBUG_MMU
16 17
#define DPRINTF_MMU(fmt, ...)                                   \
    do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
18
#else
19
#define DPRINTF_MMU(fmt, ...) do {} while (0)
20 21 22
#endif

#ifdef DEBUG_MXCC
23 24
#define DPRINTF_MXCC(fmt, ...)                                  \
    do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0)
25
#else
26
#define DPRINTF_MXCC(fmt, ...) do {} while (0)
27 28
#endif

29
#ifdef DEBUG_ASI
30 31
#define DPRINTF_ASI(fmt, ...)                                   \
    do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0)
32 33
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
    int tsb_split = (env->dmmuregs[5] & 0x1000ULL) ? 1 : 0;
    int tsb_size  = env->dmmuregs[5] & 0xf;

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

#endif

B
blueswir1 已提交
92 93 94 95 96 97 98 99
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
100
static void raise_exception(int tt)
B
bellard 已提交
101 102 103
{
    env->exception_index = tt;
    cpu_loop_exit();
104
}
B
bellard 已提交
105

P
pbrook 已提交
106 107 108 109 110
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
111 112 113 114 115
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
116 117
void helper_check_align(target_ulong addr, uint32_t align)
{
118 119 120 121 122
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
123
        raise_exception(TT_UNALIGNED);
124
    }
B
blueswir1 已提交
125 126
}

127 128 129
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
130
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
131
    {                                                           \
B
blueswir1 已提交
132
        return float32_ ## name (src1, src2, &env->fp_status);  \
133 134 135 136
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
137 138 139 140
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
141 142 143 144 145 146 147 148
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

149
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
150
{
151 152
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
153 154
                      &env->fp_status);
}
B
blueswir1 已提交
155

B
blueswir1 已提交
156 157 158 159 160 161 162
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
163
float32 helper_fnegs(float32 src)
164
{
B
blueswir1 已提交
165
    return float32_chs(src);
166 167
}

168 169
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
170
{
171
    DT0 = float64_chs(DT1);
172
}
B
blueswir1 已提交
173 174 175 176 177 178

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
179 180

/* Integer to float conversion.  */
B
blueswir1 已提交
181
float32 helper_fitos(int32_t src)
B
bellard 已提交
182
{
B
blueswir1 已提交
183
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
184 185
}

186
void helper_fitod(int32_t src)
B
bellard 已提交
187
{
188
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
189
}
190

191
void helper_fitoq(int32_t src)
B
blueswir1 已提交
192
{
193
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
194 195
}

B
blueswir1 已提交
196
#ifdef TARGET_SPARC64
197
float32 helper_fxtos(void)
B
blueswir1 已提交
198
{
199
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
200 201
}

202
F_HELPER(xto, d)
B
blueswir1 已提交
203 204 205
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
206

B
blueswir1 已提交
207 208 209 210 211
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
212 213 214
#undef F_HELPER

/* floating point conversion */
215
float32 helper_fdtos(void)
216
{
217
    return float64_to_float32(DT1, &env->fp_status);
218 219
}

220
void helper_fstod(float32 src)
221
{
222
    DT0 = float32_to_float64(src, &env->fp_status);
223
}
224

225
float32 helper_fqtos(void)
B
blueswir1 已提交
226
{
227
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
228 229
}

230
void helper_fstoq(float32 src)
B
blueswir1 已提交
231
{
232
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
233 234 235 236 237 238 239 240 241 242 243 244
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

245
/* Float to integer conversion.  */
B
blueswir1 已提交
246
int32_t helper_fstoi(float32 src)
247
{
B
blueswir1 已提交
248
    return float32_to_int32_round_to_zero(src, &env->fp_status);
249 250
}

251
int32_t helper_fdtoi(void)
252
{
253
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
254 255
}

256
int32_t helper_fqtoi(void)
B
blueswir1 已提交
257
{
258
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
259 260
}

261
#ifdef TARGET_SPARC64
262
void helper_fstox(float32 src)
263
{
264
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
265 266 267 268 269 270 271
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
272 273 274 275 276
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

277 278 279 280 281
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
282 283 284 285
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    *((uint64_t *)&DT0) = tmp;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
506 507 508 509
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
530
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
531 532 533
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
534 535
        s.l = src1;                                     \
        d.l = src2;                                     \
536 537 538 539
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
540
        return d.l;                                     \
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
556
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
557 558 559
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
560 561
        s.l = src1;                                     \
        d.l = src2;                                     \
562 563 564
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
565
        return d.l;                                     \
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
647
float32 helper_fabss(float32 src)
648
{
B
blueswir1 已提交
649
    return float32_abs(src);
650 651
}

B
bellard 已提交
652
#ifdef TARGET_SPARC64
653
void helper_fabsd(void)
B
bellard 已提交
654 655 656
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
657 658 659 660 661 662

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
663

B
blueswir1 已提交
664
float32 helper_fsqrts(float32 src)
665
{
B
blueswir1 已提交
666
    return float32_sqrt(src, &env->fp_status);
667 668
}

669
void helper_fsqrtd(void)
670
{
B
bellard 已提交
671
    DT0 = float64_sqrt(DT1, &env->fp_status);
672 673
}

B
blueswir1 已提交
674 675 676 677 678
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

679
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
680
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
681
    {                                                                   \
B
blueswir1 已提交
682 683
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
684 685 686
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
687
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
688
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
689
                env->fsr |= new_fsr;                                    \
690 691
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
692 693 694 695 696 697
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
698
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
699 700
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
701
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
702 703
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
704
            new_fsr = 0;                                                \
B
bellard 已提交
705 706
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
707
        env->fsr |= new_fsr;                                            \
708
    }
B
blueswir1 已提交
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
739

B
blueswir1 已提交
740
GEN_FCMPS(fcmps, float32, 0, 0);
741 742
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
743
GEN_FCMPS(fcmpes, float32, 0, 1);
744
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
745

B
blueswir1 已提交
746 747 748
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

749 750 751 752 753 754 755 756 757 758
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

B
Blue Swirl 已提交
759 760 761 762 763 764 765 766 767 768 769
static inline uint32_t get_NZ_icc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!(dst & 0xffffffffULL))
        ret |= PSR_ZERO;
    if ((int32_t) (dst & 0xffffffffULL) < 0)
        ret |= PSR_NEG;
    return ret;
}

770 771 772 773 774 775 776 777 778 779 780
#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

B
Blue Swirl 已提交
781 782 783 784 785 786 787 788 789 790 791 792
static inline uint32_t get_NZ_xcc(target_ulong dst)
{
    uint32_t ret = 0;

    if (!dst)
        ret |= PSR_ZERO;
    if ((int64_t)dst < 0)
        ret |= PSR_NEG;
    return ret;
}
#endif

B
Blue Swirl 已提交
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
static inline uint32_t get_V_div_icc(target_ulong src2)
{
    uint32_t ret = 0;

    if (src2 != 0)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_div(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_V_div_icc(CC_SRC2);
    return ret;
}

static uint32_t compute_C_div(void)
{
    return 0;
}

B
Blue Swirl 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
static inline uint32_t get_C_add_icc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if ((dst & 0xffffffffULL) < (src1 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_icc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_add_xcc(target_ulong dst, target_ulong src1)
{
    uint32_t ret = 0;

    if (dst < src1)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_add_xcc(target_ulong dst, target_ulong src1,
                                         target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2 ^ -1) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_add_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_add_xcc(void)
{
    return get_C_add_xcc(CC_DST, CC_SRC);
}
884 885
#endif

B
Blue Swirl 已提交
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
static uint32_t compute_all_addx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx(void)
{
    uint32_t ret;

    ret = get_C_add_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_addx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    ret |= get_V_add_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_addx_xcc(void)
{
    uint32_t ret;

    ret = get_C_add_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_add_xcc(CC_DST, CC_SRC);
    return ret;
}
#endif

B
Blue Swirl 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
static inline uint32_t get_V_tag_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 | src2) & 0x3)
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_tadd(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    ret |= get_V_add_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tadd(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_taddtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_add_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_taddtv(void)
{
    return get_C_add_icc(CC_DST, CC_SRC);
}

B
Blue Swirl 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
static inline uint32_t get_C_sub_icc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if ((src1 & 0xffffffffULL) < (src2 & 0xffffffffULL))
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_icc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 31))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub(void)
{
    return get_C_sub_icc(CC_SRC, CC_SRC2);
}

#ifdef TARGET_SPARC64
static inline uint32_t get_C_sub_xcc(target_ulong src1, target_ulong src2)
{
    uint32_t ret = 0;

    if (src1 < src2)
        ret |= PSR_CARRY;
    return ret;
}

static inline uint32_t get_V_sub_xcc(target_ulong dst, target_ulong src1,
                                     target_ulong src2)
{
    uint32_t ret = 0;

    if (((src1 ^ src2) & (src1 ^ dst)) & (1ULL << 63))
        ret |= PSR_OVF;
    return ret;
}

static uint32_t compute_all_sub_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_SRC, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_sub_xcc(void)
{
    return get_C_sub_xcc(CC_SRC, CC_SRC2);
}
#endif

B
Blue Swirl 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
static uint32_t compute_all_subx(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx(void)
{
    uint32_t ret;

    ret = get_C_sub_icc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_icc(CC_DST, CC_SRC2);
    return ret;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_subx_xcc(void)
{
    uint32_t ret;

    ret = get_NZ_xcc(CC_DST);
    ret |= get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    ret |= get_V_sub_xcc(CC_DST, CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_subx_xcc(void)
{
    uint32_t ret;

    ret = get_C_sub_xcc(CC_DST - CC_SRC2, CC_SRC);
    ret |= get_C_sub_xcc(CC_DST, CC_SRC2);
    return ret;
}
#endif

B
Blue Swirl 已提交
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static uint32_t compute_all_tsub(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    ret |= get_V_sub_icc(CC_DST, CC_SRC, CC_SRC2);
    ret |= get_V_tag_icc(CC_SRC, CC_SRC2);
    return ret;
}

static uint32_t compute_C_tsub(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

static uint32_t compute_all_tsubtv(void)
{
    uint32_t ret;

    ret = get_NZ_icc(CC_DST);
    ret |= get_C_sub_icc(CC_DST, CC_SRC);
    return ret;
}

static uint32_t compute_C_tsubtv(void)
{
    return get_C_sub_icc(CC_DST, CC_SRC);
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static uint32_t compute_all_logic(void)
{
    return get_NZ_icc(CC_DST);
}

static uint32_t compute_C_logic(void)
{
    return 0;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_logic_xcc(void)
{
    return get_NZ_xcc(CC_DST);
}
#endif

1126 1127 1128 1129 1130 1131 1132 1133
typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
B
Blue Swirl 已提交
1134
    [CC_OP_DIV] = { compute_all_div, compute_C_div },
B
Blue Swirl 已提交
1135
    [CC_OP_ADD] = { compute_all_add, compute_C_add },
B
Blue Swirl 已提交
1136
    [CC_OP_ADDX] = { compute_all_addx, compute_C_addx },
B
Blue Swirl 已提交
1137 1138
    [CC_OP_TADD] = { compute_all_tadd, compute_C_tadd },
    [CC_OP_TADDTV] = { compute_all_taddtv, compute_C_taddtv },
B
Blue Swirl 已提交
1139
    [CC_OP_SUB] = { compute_all_sub, compute_C_sub },
B
Blue Swirl 已提交
1140
    [CC_OP_SUBX] = { compute_all_subx, compute_C_subx },
B
Blue Swirl 已提交
1141 1142
    [CC_OP_TSUB] = { compute_all_tsub, compute_C_tsub },
    [CC_OP_TSUBTV] = { compute_all_tsubtv, compute_C_tsubtv },
1143
    [CC_OP_LOGIC] = { compute_all_logic, compute_C_logic },
1144 1145 1146 1147 1148 1149
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
B
Blue Swirl 已提交
1150
    [CC_OP_DIV] = { compute_all_logic_xcc, compute_C_logic },
B
Blue Swirl 已提交
1151
    [CC_OP_ADD] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1152
    [CC_OP_ADDX] = { compute_all_addx_xcc, compute_C_addx_xcc },
B
Blue Swirl 已提交
1153 1154
    [CC_OP_TADD] = { compute_all_add_xcc, compute_C_add_xcc },
    [CC_OP_TADDTV] = { compute_all_add_xcc, compute_C_add_xcc },
B
Blue Swirl 已提交
1155
    [CC_OP_SUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
B
Blue Swirl 已提交
1156
    [CC_OP_SUBX] = { compute_all_subx_xcc, compute_C_subx_xcc },
B
Blue Swirl 已提交
1157 1158
    [CC_OP_TSUB] = { compute_all_sub_xcc, compute_C_sub_xcc },
    [CC_OP_TSUBTV] = { compute_all_sub_xcc, compute_C_sub_xcc },
1159
    [CC_OP_LOGIC] = { compute_all_logic_xcc, compute_C_logic },
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
1184
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1185
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
1186
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
1187
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
1188

B
blueswir1 已提交
1189
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
1190
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
1191
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
1192

B
blueswir1 已提交
1193
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
1194
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
1195
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
1196

B
blueswir1 已提交
1197
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
1198
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
1199
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
1200

B
blueswir1 已提交
1201
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
1202
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
1203
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
1204

B
blueswir1 已提交
1205
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
1206
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
1207 1208
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
1209
#undef GEN_FCMPS
B
bellard 已提交
1210

B
blueswir1 已提交
1211 1212
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
1213 1214
static void dump_mxcc(CPUState *env)
{
1215 1216
    printf("mxccdata: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1217 1218
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
1219 1220 1221 1222
    printf("mxccregs: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n"
           "          %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
           "\n",
B
blueswir1 已提交
1223 1224 1225 1226
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
1227 1228 1229
}
#endif

B
blueswir1 已提交
1230 1231 1232 1233
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
1234 1235 1236 1237
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
1238 1239
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
1240 1241
        break;
    case 2:
B
blueswir1 已提交
1242 1243
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
1244 1245
        break;
    case 4:
B
blueswir1 已提交
1246 1247
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
1248 1249
        break;
    case 8:
B
blueswir1 已提交
1250 1251
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
1252 1253 1254 1255 1256
        break;
    }
}
#endif

B
blueswir1 已提交
1257 1258 1259
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1260
{
B
blueswir1 已提交
1261
    uint64_t ret = 0;
1262
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
1263
    uint32_t last_addr = addr;
1264
#endif
B
bellard 已提交
1265

1266
    helper_check_align(addr, size - 1);
B
bellard 已提交
1267
    switch (asi) {
1268
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1269
        switch (addr) {
1270
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
1271 1272 1273
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1274 1275
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1276 1277 1278 1279 1280
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
1281 1282
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1283
            break;
1284 1285
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
1286
                ret = env->mxccregs[5];
1287 1288
                // should we do something here?
            } else
B
blueswir1 已提交
1289 1290
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1291
            break;
1292
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
1293 1294 1295
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
1296 1297
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1298 1299
            break;
        default:
B
blueswir1 已提交
1300 1301
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1302 1303
            break;
        }
B
blueswir1 已提交
1304
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
1305
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
1306
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
1307 1308 1309
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1310
        break;
1311
    case 3: /* MMU probe */
B
blueswir1 已提交
1312 1313 1314
        {
            int mmulev;

B
blueswir1 已提交
1315
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
1316 1317
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
1318 1319 1320 1321
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
1322 1323
        }
        break;
1324
    case 4: /* read MMU regs */
B
blueswir1 已提交
1325
        {
B
blueswir1 已提交
1326
            int reg = (addr >> 8) & 0x1f;
1327

B
blueswir1 已提交
1328 1329
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
1330 1331 1332 1333 1334
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
1335
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
1336 1337
        }
        break;
B
blueswir1 已提交
1338 1339 1340 1341
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1342 1343 1344
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1345
            ret = ldub_code(addr);
1346 1347
            break;
        case 2:
1348
            ret = lduw_code(addr);
1349 1350 1351
            break;
        default:
        case 4:
1352
            ret = ldl_code(addr);
1353 1354
            break;
        case 8:
1355
            ret = ldq_code(addr);
1356 1357 1358
            break;
        }
        break;
1359 1360 1361
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1362
            ret = ldub_user(addr);
1363 1364
            break;
        case 2:
1365
            ret = lduw_user(addr);
1366 1367 1368
            break;
        default:
        case 4:
1369
            ret = ldl_user(addr);
1370 1371
            break;
        case 8:
1372
            ret = ldq_user(addr);
1373 1374 1375 1376 1377 1378
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1379
            ret = ldub_kernel(addr);
1380 1381
            break;
        case 2:
1382
            ret = lduw_kernel(addr);
1383 1384 1385
            break;
        default:
        case 4:
1386
            ret = ldl_kernel(addr);
1387 1388
            break;
        case 8:
1389
            ret = ldq_kernel(addr);
1390 1391 1392
            break;
        }
        break;
1393 1394 1395 1396 1397 1398
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1399 1400
        switch(size) {
        case 1:
B
blueswir1 已提交
1401
            ret = ldub_phys(addr);
B
bellard 已提交
1402 1403
            break;
        case 2:
1404
            ret = lduw_phys(addr);
B
bellard 已提交
1405 1406 1407
            break;
        default:
        case 4:
1408
            ret = ldl_phys(addr);
B
bellard 已提交
1409
            break;
B
bellard 已提交
1410
        case 8:
1411
            ret = ldq_phys(addr);
B
blueswir1 已提交
1412
            break;
B
bellard 已提交
1413
        }
B
blueswir1 已提交
1414
        break;
1415
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1416 1417
        switch(size) {
        case 1:
B
blueswir1 已提交
1418
            ret = ldub_phys((target_phys_addr_t)addr
1419 1420 1421
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1422
            ret = lduw_phys((target_phys_addr_t)addr
1423 1424 1425 1426
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1427
            ret = ldl_phys((target_phys_addr_t)addr
1428 1429 1430
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1431
            ret = ldq_phys((target_phys_addr_t)addr
1432
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1433
            break;
1434
        }
B
blueswir1 已提交
1435
        break;
B
blueswir1 已提交
1436 1437 1438
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1439 1440 1441
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
1461 1462
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016" PRIx64 "\n", reg,
                        ret);
1463 1464
        }
        break;
B
blueswir1 已提交
1465
    case 8: /* User code access, XXX */
1466
    default:
1467
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1468 1469
        ret = 0;
        break;
1470
    }
1471 1472 1473
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1474
            ret = (int8_t) ret;
B
blueswir1 已提交
1475
            break;
1476
        case 2:
B
blueswir1 已提交
1477 1478 1479 1480
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1481
            break;
1482 1483 1484 1485
        default:
            break;
        }
    }
1486
#ifdef DEBUG_ASI
B
blueswir1 已提交
1487
    dump_asi("read ", last_addr, asi, size, ret);
1488
#endif
B
blueswir1 已提交
1489
    return ret;
1490 1491
}

B
blueswir1 已提交
1492
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1493
{
1494
    helper_check_align(addr, size - 1);
1495
    switch(asi) {
1496
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1497
        switch (addr) {
1498 1499
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1500
                env->mxccdata[0] = val;
1501
            else
B
blueswir1 已提交
1502 1503
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1504 1505 1506
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1507
                env->mxccdata[1] = val;
1508
            else
B
blueswir1 已提交
1509 1510
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1511 1512 1513
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1514
                env->mxccdata[2] = val;
1515
            else
B
blueswir1 已提交
1516 1517
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1518 1519 1520
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1521
                env->mxccdata[3] = val;
1522
            else
B
blueswir1 已提交
1523 1524
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1525 1526 1527
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1528
                env->mxccregs[0] = val;
1529
            else
B
blueswir1 已提交
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1540 1541 1542
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1543
                env->mxccregs[1] = val;
1544
            else
B
blueswir1 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1555 1556 1557
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1558
                env->mxccregs[3] = val;
1559
            else
B
blueswir1 已提交
1560 1561
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1562 1563 1564
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1565
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1566
                    | val;
1567
            else
B
blueswir1 已提交
1568 1569
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1570 1571
            break;
        case 0x01c00e00: /* MXCC error register  */
1572
            // writing a 1 bit clears the error
1573
            if (size == 8)
B
blueswir1 已提交
1574
                env->mxccregs[6] &= ~val;
1575
            else
B
blueswir1 已提交
1576 1577
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1578 1579 1580
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1581
                env->mxccregs[7] = val;
1582
            else
B
blueswir1 已提交
1583 1584
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1585 1586
            break;
        default:
B
blueswir1 已提交
1587 1588
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1589 1590
            break;
        }
1591 1592
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1593 1594 1595
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1596
        break;
1597
    case 3: /* MMU flush */
B
blueswir1 已提交
1598 1599
        {
            int mmulev;
B
bellard 已提交
1600

B
blueswir1 已提交
1601
            mmulev = (addr >> 8) & 15;
1602
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1603 1604
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1605
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1616
#ifdef DEBUG_MMU
B
blueswir1 已提交
1617
            dump_mmu(env);
B
bellard 已提交
1618
#endif
B
blueswir1 已提交
1619
        }
1620
        break;
1621
    case 4: /* write MMU regs */
B
blueswir1 已提交
1622
        {
B
blueswir1 已提交
1623
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1624
            uint32_t oldreg;
1625

B
blueswir1 已提交
1626
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1627
            switch(reg) {
1628
            case 0: // Control Register
B
blueswir1 已提交
1629
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1630
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1631 1632
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1633 1634
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1635 1636
                    tlb_flush(env, 1);
                break;
1637
            case 1: // Context Table Pointer Register
1638
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1639 1640
                break;
            case 2: // Context Register
1641
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1642 1643 1644 1645 1646 1647
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1648 1649 1650 1651
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1652
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1653
                break;
1654
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1655
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1656
                break;
1657
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1658
                env->mmuregs[4] = val;
B
blueswir1 已提交
1659
                break;
B
bellard 已提交
1660
            default:
B
blueswir1 已提交
1661
                env->mmuregs[reg] = val;
B
bellard 已提交
1662 1663 1664
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1665 1666
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1667
            }
1668
#ifdef DEBUG_MMU
B
blueswir1 已提交
1669
            dump_mmu(env);
B
bellard 已提交
1670
#endif
B
blueswir1 已提交
1671
        }
1672
        break;
B
blueswir1 已提交
1673 1674 1675 1676
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1677 1678 1679
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1680
            stb_user(addr, val);
1681 1682
            break;
        case 2:
1683
            stw_user(addr, val);
1684 1685 1686
            break;
        default:
        case 4:
1687
            stl_user(addr, val);
1688 1689
            break;
        case 8:
1690
            stq_user(addr, val);
1691 1692 1693 1694 1695 1696
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1697
            stb_kernel(addr, val);
1698 1699
            break;
        case 2:
1700
            stw_kernel(addr, val);
1701 1702 1703
            break;
        default:
        case 4:
1704
            stl_kernel(addr, val);
1705 1706
            break;
        case 8:
1707
            stq_kernel(addr, val);
1708 1709 1710
            break;
        }
        break;
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1721
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1722
        {
B
blueswir1 已提交
1723 1724
            // val = src
            // addr = dst
B
blueswir1 已提交
1725
            // copy 32 bytes
1726
            unsigned int i;
B
blueswir1 已提交
1727
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1728

1729 1730 1731 1732
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1733
        }
1734
        break;
B
bellard 已提交
1735
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1736
        {
B
blueswir1 已提交
1737 1738
            // addr = dst
            // fill 32 bytes with val
1739
            unsigned int i;
B
blueswir1 已提交
1740
            uint32_t dst = addr & 7;
1741 1742 1743

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1744
        }
1745
        break;
1746
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1747
        {
B
bellard 已提交
1748 1749
            switch(size) {
            case 1:
B
blueswir1 已提交
1750
                stb_phys(addr, val);
B
bellard 已提交
1751 1752
                break;
            case 2:
1753
                stw_phys(addr, val);
B
bellard 已提交
1754 1755 1756
                break;
            case 4:
            default:
1757
                stl_phys(addr, val);
B
bellard 已提交
1758
                break;
B
bellard 已提交
1759
            case 8:
1760
                stq_phys(addr, val);
B
bellard 已提交
1761
                break;
B
bellard 已提交
1762
            }
B
blueswir1 已提交
1763
        }
1764
        break;
B
blueswir1 已提交
1765
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1766
        {
1767 1768
            switch(size) {
            case 1:
B
blueswir1 已提交
1769 1770
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1771 1772
                break;
            case 2:
1773
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1774
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1775 1776 1777
                break;
            case 4:
            default:
1778
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1779
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1780 1781
                break;
            case 8:
1782
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1783
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1784 1785
                break;
            }
B
blueswir1 已提交
1786
        }
1787
        break;
B
blueswir1 已提交
1788 1789 1790
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1791 1792
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1793 1794
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1795
    case 0x4c: /* breakpoint action */
1796
        break;
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
1815
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016x\n", reg,
1816 1817 1818
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1819
    case 8: /* User code access, XXX */
1820
    case 9: /* Supervisor code access, XXX */
1821
    default:
1822
        do_unassigned_access(addr, 1, 0, asi, size);
1823
        break;
1824
    }
1825
#ifdef DEBUG_ASI
B
blueswir1 已提交
1826
    dump_asi("write", addr, asi, size, val);
1827
#endif
1828 1829
}

1830 1831 1832 1833
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1834
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1835 1836
{
    uint64_t ret = 0;
B
blueswir1 已提交
1837 1838 1839
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1840 1841 1842 1843

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1844
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1845
    address_mask(env, &addr);
1846

1847 1848 1849
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1859 1860 1861
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1862
                ret = ldub_raw(addr);
1863 1864
                break;
            case 2:
1865
                ret = lduw_raw(addr);
1866 1867
                break;
            case 4:
1868
                ret = ldl_raw(addr);
1869 1870 1871
                break;
            default:
            case 8:
1872
                ret = ldq_raw(addr);
1873 1874 1875 1876 1877 1878
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1879 1880 1881 1882 1883 1884 1885 1886 1887
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1903
            break;
1904 1905
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1906
            break;
1907 1908
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1909
            break;
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1922
            break;
1923 1924
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1925
            break;
1926 1927
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1928
            break;
1929 1930 1931 1932
        default:
            break;
        }
    }
B
blueswir1 已提交
1933 1934 1935 1936
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1937 1938
}

B
blueswir1 已提交
1939
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1940
{
B
blueswir1 已提交
1941 1942 1943
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1944 1945 1946
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1947
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1948
    address_mask(env, &addr);
1949

1950 1951 1952 1953 1954 1955
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
1956
            val = bswap16(val);
B
blueswir1 已提交
1957
            break;
1958
        case 4:
1959
            val = bswap32(val);
B
blueswir1 已提交
1960
            break;
1961
        case 8:
1962
            val = bswap64(val);
B
blueswir1 已提交
1963
            break;
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1977
                stb_raw(addr, val);
1978 1979
                break;
            case 2:
1980
                stw_raw(addr, val);
1981 1982
                break;
            case 4:
1983
                stl_raw(addr, val);
1984 1985 1986
                break;
            case 8:
            default:
1987
                stq_raw(addr, val);
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
2002
        do_unassigned_access(addr, 1, 0, 1, size);
2003 2004 2005 2006 2007
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
2008

B
blueswir1 已提交
2009
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
2010
{
B
bellard 已提交
2011
    uint64_t ret = 0;
B
blueswir1 已提交
2012 2013 2014
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
2015

B
blueswir1 已提交
2016
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2017 2018
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2019
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2020
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2021

2022
    helper_check_align(addr, size - 1);
B
bellard 已提交
2023
    switch (asi) {
B
blueswir1 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
2033 2034 2035 2036
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2037 2038
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2039
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2040 2041
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2042 2043
                switch(size) {
                case 1:
B
blueswir1 已提交
2044
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
2045 2046
                    break;
                case 2:
2047
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
2048 2049
                    break;
                case 4:
2050
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
2051 2052 2053
                    break;
                default:
                case 8:
2054
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
2055 2056 2057 2058 2059
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2060
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
2061 2062
                    break;
                case 2:
2063
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
2064 2065
                    break;
                case 4:
2066
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
2067 2068 2069
                    break;
                default:
                case 8:
2070
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
2071 2072
                    break;
                }
2073 2074 2075 2076
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2077
                ret = ldub_user(addr);
2078 2079
                break;
            case 2:
2080
                ret = lduw_user(addr);
2081 2082
                break;
            case 4:
2083
                ret = ldl_user(addr);
2084 2085 2086
                break;
            default:
            case 8:
2087
                ret = ldq_user(addr);
2088 2089 2090 2091
                break;
            }
        }
        break;
B
bellard 已提交
2092 2093
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2094 2095
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2096
        {
B
bellard 已提交
2097 2098
            switch(size) {
            case 1:
B
blueswir1 已提交
2099
                ret = ldub_phys(addr);
B
bellard 已提交
2100 2101
                break;
            case 2:
2102
                ret = lduw_phys(addr);
B
bellard 已提交
2103 2104
                break;
            case 4:
2105
                ret = ldl_phys(addr);
B
bellard 已提交
2106 2107 2108
                break;
            default:
            case 8:
2109
                ret = ldq_phys(addr);
B
bellard 已提交
2110 2111
                break;
            }
B
blueswir1 已提交
2112 2113
            break;
        }
B
blueswir1 已提交
2114 2115 2116 2117 2118
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
2119 2120 2121 2122 2123 2124 2125 2126 2127
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
2128 2129 2130 2131 2132
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
2133
    case 0x81: // Secondary
B
bellard 已提交
2134
    case 0x89: // Secondary LE
B
blueswir1 已提交
2135 2136
        // XXX
        break;
B
bellard 已提交
2137
    case 0x45: // LSU
B
blueswir1 已提交
2138 2139
        ret = env->lsu;
        break;
B
bellard 已提交
2140
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2141
        {
B
blueswir1 已提交
2142
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2143

2144 2145 2146 2147 2148 2149 2150
            if (reg == 0) {
                // I-TSB Tag Target register
                ret = ultrasparc_tag_target(env->immuregs[6]);
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
2151 2152
            break;
        }
B
bellard 已提交
2153
    case 0x51: // I-MMU 8k TSB pointer
2154 2155 2156 2157 2158 2159 2160
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         8*1024);
            break;
        }
B
bellard 已提交
2161
    case 0x52: // I-MMU 64k TSB pointer
2162 2163 2164 2165 2166 2167 2168
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         64*1024);
            break;
        }
2169 2170 2171 2172 2173 2174 2175
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
2176
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
2177
        {
B
blueswir1 已提交
2178
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2179

B
blueswir1 已提交
2180
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
2181 2182
            break;
        }
B
bellard 已提交
2183
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2184
        {
B
blueswir1 已提交
2185
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
2186

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
            if (reg == 0) {
                // D-TSB Tag Target register
                ret = ultrasparc_tag_target(env->dmmuregs[6]);
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         64*1024);
B
blueswir1 已提交
2209 2210
            break;
        }
2211 2212 2213 2214 2215 2216 2217
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
2218
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
2219
        {
B
blueswir1 已提交
2220
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
2221

B
blueswir1 已提交
2222
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
2223 2224
            break;
        }
2225 2226
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2227 2228 2229
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2230 2231 2232 2233 2234 2235 2236 2237
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
2238
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
2239 2240 2241
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
2242 2243
        // XXX
        break;
B
bellard 已提交
2244 2245 2246 2247
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
2248
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
2249
    default:
2250
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
2251 2252
        ret = 0;
        break;
B
bellard 已提交
2253
    }
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
2269
            break;
2270 2271
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
2272
            break;
2273 2274
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
2275
            break;
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
2288
            break;
2289 2290
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
2291
            break;
2292 2293
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
2294
            break;
2295 2296 2297 2298
        default:
            break;
        }
    }
B
blueswir1 已提交
2299 2300 2301 2302
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
2303 2304
}

B
blueswir1 已提交
2305
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
2306
{
B
blueswir1 已提交
2307 2308 2309
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
2310
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2311 2312
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2313
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2314
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
2315

2316
    helper_check_align(addr, size - 1);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
2328
            val = bswap16(val);
B
blueswir1 已提交
2329
            break;
2330
        case 4:
2331
            val = bswap32(val);
B
blueswir1 已提交
2332
            break;
2333
        case 8:
2334
            val = bswap64(val);
B
blueswir1 已提交
2335
            break;
2336 2337 2338 2339 2340 2341 2342
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
2343
    switch(asi) {
2344 2345 2346 2347
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
2348 2349
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
2350
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
2351 2352
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
2353 2354
                switch(size) {
                case 1:
B
blueswir1 已提交
2355
                    stb_hypv(addr, val);
B
blueswir1 已提交
2356 2357
                    break;
                case 2:
2358
                    stw_hypv(addr, val);
B
blueswir1 已提交
2359 2360
                    break;
                case 4:
2361
                    stl_hypv(addr, val);
B
blueswir1 已提交
2362 2363 2364
                    break;
                case 8:
                default:
2365
                    stq_hypv(addr, val);
B
blueswir1 已提交
2366 2367 2368 2369 2370
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
2371
                    stb_kernel(addr, val);
B
blueswir1 已提交
2372 2373
                    break;
                case 2:
2374
                    stw_kernel(addr, val);
B
blueswir1 已提交
2375 2376
                    break;
                case 4:
2377
                    stl_kernel(addr, val);
B
blueswir1 已提交
2378 2379 2380
                    break;
                case 8:
                default:
2381
                    stq_kernel(addr, val);
B
blueswir1 已提交
2382 2383
                    break;
                }
2384 2385 2386 2387
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2388
                stb_user(addr, val);
2389 2390
                break;
            case 2:
2391
                stw_user(addr, val);
2392 2393
                break;
            case 4:
2394
                stl_user(addr, val);
2395 2396 2397
                break;
            case 8:
            default:
2398
                stq_user(addr, val);
2399 2400 2401 2402
                break;
            }
        }
        break;
B
bellard 已提交
2403 2404
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2405 2406
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2407
        {
B
bellard 已提交
2408 2409
            switch(size) {
            case 1:
B
blueswir1 已提交
2410
                stb_phys(addr, val);
B
bellard 已提交
2411 2412
                break;
            case 2:
2413
                stw_phys(addr, val);
B
bellard 已提交
2414 2415
                break;
            case 4:
2416
                stl_phys(addr, val);
B
bellard 已提交
2417 2418 2419
                break;
            case 8:
            default:
2420
                stq_phys(addr, val);
B
bellard 已提交
2421 2422
                break;
            }
B
blueswir1 已提交
2423 2424
        }
        return;
B
blueswir1 已提交
2425 2426 2427 2428 2429
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2430 2431 2432 2433 2434
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2435
    case 0x81: // Secondary
B
bellard 已提交
2436
    case 0x89: // Secondary LE
B
blueswir1 已提交
2437 2438
        // XXX
        return;
B
bellard 已提交
2439
    case 0x45: // LSU
B
blueswir1 已提交
2440 2441 2442 2443
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2444
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2445 2446 2447
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2448 2449
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2450
#ifdef DEBUG_MMU
B
blueswir1 已提交
2451
                dump_mmu(env);
B
bellard 已提交
2452
#endif
B
blueswir1 已提交
2453 2454 2455 2456
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2457
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2458
        {
B
blueswir1 已提交
2459
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2460
            uint64_t oldreg;
2461

B
blueswir1 已提交
2462
            oldreg = env->immuregs[reg];
B
bellard 已提交
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2473 2474
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
2475 2476 2477 2478 2479 2480
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
2481
            env->immuregs[reg] = val;
B
bellard 已提交
2482
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
2483 2484
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2485
            }
2486
#ifdef DEBUG_MMU
B
blueswir1 已提交
2487
            dump_mmu(env);
B
bellard 已提交
2488
#endif
B
blueswir1 已提交
2489 2490
            return;
        }
B
bellard 已提交
2491
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2492 2493 2494 2495 2496 2497 2498
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2499
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2500 2501 2502 2503 2504 2505 2506
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2507
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2508 2509 2510 2511 2512 2513
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2514
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2515
        {
2516 2517
            // TODO: auto demap

B
blueswir1 已提交
2518
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2519

B
blueswir1 已提交
2520
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2521
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2522 2523
            return;
        }
B
bellard 已提交
2524
    case 0x57: // I-MMU demap
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->itlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->itlb_tag[i] & mask)) {
                        env->itlb_tag[i] = 0;
                        env->itlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
B
blueswir1 已提交
2541
        return;
B
bellard 已提交
2542
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2543
        {
B
blueswir1 已提交
2544
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2545
            uint64_t oldreg;
2546

B
blueswir1 已提交
2547
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2548 2549 2550 2551 2552
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2553 2554
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2555 2556
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2557
                env->dmmuregs[reg] = val;
B
bellard 已提交
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2568
            env->dmmuregs[reg] = val;
B
bellard 已提交
2569
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2570 2571
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2572
            }
2573
#ifdef DEBUG_MMU
B
blueswir1 已提交
2574
            dump_mmu(env);
B
bellard 已提交
2575
#endif
B
blueswir1 已提交
2576 2577
            return;
        }
B
bellard 已提交
2578
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2579 2580 2581 2582 2583 2584 2585
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2586
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2587 2588 2589 2590 2591 2592 2593
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2594
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2595 2596 2597 2598 2599 2600
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2601
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2602
        {
B
blueswir1 已提交
2603
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2604

B
blueswir1 已提交
2605
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2606
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2607 2608
            return;
        }
B
bellard 已提交
2609
    case 0x5f: // D-MMU demap
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->dtlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->dtlb_tag[i] & mask)) {
                        env->dtlb_tag[i] = 0;
                        env->dtlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
        return;
B
bellard 已提交
2627
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2628 2629
        // XXX
        return;
2630 2631
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2632 2633 2634
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2635 2636 2637 2638 2639 2640 2641 2642
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2643 2644 2645 2646 2647 2648 2649
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2650 2651 2652 2653 2654 2655
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2656
    default:
2657
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2658
        return;
B
bellard 已提交
2659 2660
    }
}
2661
#endif /* CONFIG_USER_ONLY */
2662

B
blueswir1 已提交
2663 2664 2665
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2666 2667
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2668
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2710
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2711 2712
{
    unsigned int i;
B
blueswir1 已提交
2713
    target_ulong val;
2714

2715
    helper_check_align(addr, 3);
2716 2717 2718 2719 2720
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2721 2722 2723 2724
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2725
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2726
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2727 2728
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2729
            addr += 4;
2730 2731 2732 2733 2734 2735 2736
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2737
    val = helper_ld_asi(addr, asi, size, 0);
2738 2739 2740
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2741
        *((uint32_t *)&env->fpr[rd]) = val;
2742 2743
        break;
    case 8:
B
blueswir1 已提交
2744
        *((int64_t *)&DT0) = val;
2745
        break;
B
blueswir1 已提交
2746 2747 2748
    case 16:
        // XXX
        break;
2749 2750 2751
    }
}

B
blueswir1 已提交
2752
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2753 2754
{
    unsigned int i;
B
blueswir1 已提交
2755
    target_ulong val = 0;
2756

2757
    helper_check_align(addr, 3);
2758
    switch (asi) {
B
blueswir1 已提交
2759 2760
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2761 2762 2763 2764
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2765 2766 2767 2768
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2769
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2770
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2771 2772 2773
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2784
        val = *((uint32_t *)&env->fpr[rd]);
2785 2786
        break;
    case 8:
B
blueswir1 已提交
2787
        val = *((int64_t *)&DT0);
2788
        break;
B
blueswir1 已提交
2789 2790 2791
    case 16:
        // XXX
        break;
2792
    }
B
blueswir1 已提交
2793 2794 2795 2796 2797 2798 2799 2800
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2801
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2802 2803
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2804 2805
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2806
    return ret;
2807 2808
}

B
blueswir1 已提交
2809 2810 2811 2812 2813 2814
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2815 2816
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2817 2818
    return ret;
}
2819
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2820 2821

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2822
void helper_rett(void)
2823
{
2824 2825
    unsigned int cwp;

2826 2827 2828
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2829
    env->psret = 1;
2830
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2831 2832 2833 2834 2835 2836
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2837
#endif
2838

B
blueswir1 已提交
2839 2840 2841 2842 2843
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2844
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2866
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2883 2884
void helper_stdf(target_ulong addr, int mem_idx)
{
2885
    helper_check_align(addr, 7);
B
blueswir1 已提交
2886 2887 2888
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2889
        stfq_user(addr, DT0);
B
blueswir1 已提交
2890 2891
        break;
    case 1:
2892
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2893 2894 2895
        break;
#ifdef TARGET_SPARC64
    case 2:
2896
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2897 2898 2899 2900 2901 2902
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2903
    address_mask(env, &addr);
2904
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2905 2906 2907 2908 2909
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2910
    helper_check_align(addr, 7);
B
blueswir1 已提交
2911 2912 2913
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2914
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2915 2916
        break;
    case 1:
2917
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2918 2919 2920
        break;
#ifdef TARGET_SPARC64
    case 2:
2921
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2922 2923 2924 2925 2926 2927
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2928
    address_mask(env, &addr);
2929
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2930 2931 2932
#endif
}

B
blueswir1 已提交
2933
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2934 2935 2936 2937
{
    // XXX add 128 bit load
    CPU_QuadU u;

2938
    helper_check_align(addr, 7);
B
blueswir1 已提交
2939 2940 2941
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2942 2943
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2944 2945 2946
        QT0 = u.q;
        break;
    case 1:
2947 2948
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2949 2950 2951 2952
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2953 2954
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2955 2956 2957 2958 2959 2960 2961
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2962
    address_mask(env, &addr);
2963 2964
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2965
    QT0 = u.q;
B
blueswir1 已提交
2966
#endif
B
blueswir1 已提交
2967 2968
}

B
blueswir1 已提交
2969
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2970 2971 2972 2973
{
    // XXX add 128 bit store
    CPU_QuadU u;

2974
    helper_check_align(addr, 7);
B
blueswir1 已提交
2975 2976 2977 2978
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2979 2980
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2981 2982 2983
        break;
    case 1:
        u.q = QT0;
2984 2985
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2986 2987 2988 2989
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2990 2991
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2992 2993 2994 2995 2996 2997
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2998
    u.q = QT0;
B
blueswir1 已提交
2999
    address_mask(env, &addr);
3000 3001
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
3002
#endif
B
blueswir1 已提交
3003
}
B
blueswir1 已提交
3004

3005
static inline void set_fsr(void)
3006
{
B
bellard 已提交
3007
    int rnd_mode;
B
blueswir1 已提交
3008

3009 3010
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
3011
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
3012
        break;
B
bellard 已提交
3013
    default:
3014
    case FSR_RD_ZERO:
B
bellard 已提交
3015
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
3016
        break;
3017
    case FSR_RD_POS:
B
bellard 已提交
3018
        rnd_mode = float_round_up;
B
blueswir1 已提交
3019
        break;
3020
    case FSR_RD_NEG:
B
bellard 已提交
3021
        rnd_mode = float_round_down;
B
blueswir1 已提交
3022
        break;
3023
    }
B
bellard 已提交
3024
    set_float_rounding_mode(rnd_mode, &env->fp_status);
3025
}
B
bellard 已提交
3026

3027
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
3028
{
3029 3030
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
3031 3032
}

3033 3034 3035 3036 3037 3038 3039 3040
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
3041
void helper_debug(void)
B
bellard 已提交
3042 3043 3044 3045
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
3046

B
bellard 已提交
3047
#ifndef TARGET_SPARC64
3048 3049 3050 3051 3052 3053
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3054
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

3065
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3066 3067 3068 3069 3070 3071
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
3072
void helper_wrpsr(target_ulong new_psr)
3073
{
3074
    if ((new_psr & PSR_CWP) >= env->nwindows)
3075 3076
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
3077
        PUT_PSR(env, new_psr);
3078 3079
}

B
blueswir1 已提交
3080
target_ulong helper_rdpsr(void)
3081
{
B
blueswir1 已提交
3082
    return GET_PSR(env);
3083
}
B
bellard 已提交
3084 3085

#else
3086 3087 3088 3089 3090 3091
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

3092
    cwp = cpu_cwp_dec(env, env->cwp - 1);
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

3113
    cwp = cpu_cwp_inc(env, env->cwp + 1);
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
3127
    if (env->cansave != env->nwindows - 2) {
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
3146
    if (env->cleanwin < env->nwindows - 1)
3147 3148 3149 3150 3151 3152 3153
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
3175

3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
3207
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
3208
{
B
blueswir1 已提交
3209
    return ctpop64(val);
B
bellard 已提交
3210
}
B
bellard 已提交
3211 3212 3213 3214 3215 3216

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
3217
        return env->bgregs;
B
bellard 已提交
3218
    case PS_AG:
B
blueswir1 已提交
3219
        return env->agregs;
B
bellard 已提交
3220
    case PS_MG:
B
blueswir1 已提交
3221
        return env->mgregs;
B
bellard 已提交
3222
    case PS_IG:
B
blueswir1 已提交
3223
        return env->igregs;
B
bellard 已提交
3224 3225 3226
    }
}

B
blueswir1 已提交
3227
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
3228
{
3229
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
3230 3231
    uint64_t *src, *dst;

3232 3233 3234 3235 3236
    if (env->def->features & CPU_FEATURE_GL) {
        // PS_AG is not implemented in this case
        new_pstate &= ~PS_AG;
    }

B
bellard 已提交
3237 3238
    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
3239

B
bellard 已提交
3240
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
3241 3242 3243 3244 3245
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
3246 3247 3248 3249
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
3250
void helper_wrpstate(target_ulong new_state)
3251
{
3252
    change_pstate(new_state & 0xf3f);
3253 3254
}

B
blueswir1 已提交
3255
void helper_done(void)
B
bellard 已提交
3256
{
3257 3258 3259 3260 3261 3262
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3263
    env->tl--;
3264
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3265 3266
}

B
blueswir1 已提交
3267
void helper_retry(void)
B
bellard 已提交
3268
{
3269 3270 3271 3272 3273 3274
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
3275
    env->tl--;
3276
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
3277
}
3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
3293
#endif
3294

B
blueswir1 已提交
3295
void helper_flush(target_ulong addr)
3296
{
B
blueswir1 已提交
3297 3298
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
3299 3300
}

B
blueswir1 已提交
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
3343
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3361
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
3362 3363 3364 3365
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3366
        log_cpu_state(env, 0);
B
blueswir1 已提交
3367 3368 3369 3370 3371
#if 0
        {
            int i;
            uint8_t *ptr;

3372
            qemu_log("       code=");
B
blueswir1 已提交
3373 3374
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3375
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3376
            }
3377
            qemu_log("\n");
B
blueswir1 已提交
3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418

    switch (intno) {
    case TT_IVEC:
        change_pstate(PS_PEF | PS_PRIV | PS_IG);
        break;
    case TT_TFAULT:
    case TT_TMISS:
    case TT_DFAULT:
    case TT_DMISS:
    case TT_DPROT:
        change_pstate(PS_PEF | PS_PRIV | PS_MG);
        break;
    default:
        change_pstate(PS_PEF | PS_PRIV | PS_AG);
        break;
B
blueswir1 已提交
3419
    }
3420

B
blueswir1 已提交
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3432
}
B
blueswir1 已提交
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3468

B
blueswir1 已提交
3469
void do_interrupt(CPUState *env)
3470
{
B
blueswir1 已提交
3471 3472 3473
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3474
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3488
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3489 3490 3491
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3492
        log_cpu_state(env, 0);
B
blueswir1 已提交
3493 3494 3495 3496 3497
#if 0
        {
            int i;
            uint8_t *ptr;

3498
            qemu_log("       code=");
B
blueswir1 已提交
3499 3500
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3501
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3502
            }
3503
            qemu_log("\n");
B
blueswir1 已提交
3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3527
}
B
blueswir1 已提交
3528
#endif
3529

3530
#if !defined(CONFIG_USER_ONLY)
3531

3532 3533 3534
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3535
#define MMUSUFFIX _mmu
3536
#define ALIGNED_ONLY
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3568 3569 3570
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3571
#ifdef DEBUG_UNALIGNED
3572 3573
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3574
#endif
3575
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3576
    raise_exception(TT_UNALIGNED);
3577
}
3578 3579 3580 3581 3582

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3583
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3584 3585 3586 3587 3588 3589 3590 3591 3592
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3593
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3594
    if (ret) {
3595
        cpu_restore_state2(retaddr);
3596 3597 3598 3599 3600 3601
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3602 3603

#ifndef TARGET_SPARC64
3604
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3605
                          int is_asi, int size)
3606 3607 3608 3609 3610 3611 3612
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3613 3614
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3615
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3616
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3617 3618
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3619
    else
3620 3621 3622 3623
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3624
#endif
3625
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3626
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3638 3639 3640 3641
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3642 3643 3644 3645
    }
    env = saved_env;
}
#else
3646
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3647
                          int is_asi, int size)
3648 3649 3650 3651 3652 3653 3654 3655
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3656 3657
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3658 3659
    env = saved_env;
#endif
3660 3661 3662 3663
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3664 3665
}
#endif
3666

B
blueswir1 已提交
3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif