op_helper.c 92.4 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
blueswir1 已提交
13
//#define DEBUG_PCALL
B
bellard 已提交
14

15 16 17 18
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
19
#define DPRINTF_MMU(fmt, args...) do {} while (0)
20 21 22 23 24 25
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
26
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
27 28
#endif

29 30 31 32 33
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#endif

B
blueswir1 已提交
34 35 36
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
37
#else
B
blueswir1 已提交
38 39
#define AM_CHECK(env1) (1)
#endif
40 41
#endif

42
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
// Calculates TSB pointer value for fault page size 8k or 64k
static uint64_t ultrasparc_tsb_pointer(uint64_t tsb_register,
                                       uint64_t tag_access_register,
                                       int page_size)
{
    uint64_t tsb_base = tsb_register & ~0x1fffULL;
    int tsb_split = (env->dmmuregs[5] & 0x1000ULL) ? 1 : 0;
    int tsb_size  = env->dmmuregs[5] & 0xf;

    // discard lower 13 bits which hold tag access context
    uint64_t tag_access_va = tag_access_register & ~0x1fffULL;

    // now reorder bits
    uint64_t tsb_base_mask = ~0x1fffULL;
    uint64_t va = tag_access_va;

    // move va bits to correct position
    if (page_size == 8*1024) {
        va >>= 9;
    } else if (page_size == 64*1024) {
        va >>= 12;
    }

    if (tsb_size) {
        tsb_base_mask <<= tsb_size;
    }

    // calculate tsb_base mask and adjust va if split is in use
    if (tsb_split) {
        if (page_size == 8*1024) {
            va &= ~(1ULL << (13 + tsb_size));
        } else if (page_size == 64*1024) {
            va |= (1ULL << (13 + tsb_size));
        }
        tsb_base_mask <<= 1;
    }

    return ((tsb_base & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
}

// Calculates tag target register value by reordering bits
// in tag access register
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
{
    return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
}

#endif

B
blueswir1 已提交
92 93 94 95 96 97 98 99
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
blueswir1 已提交
100
static void raise_exception(int tt)
B
bellard 已提交
101 102 103
{
    env->exception_index = tt;
    cpu_loop_exit();
104
}
B
bellard 已提交
105

P
pbrook 已提交
106 107 108 109 110
void HELPER(raise_exception)(int tt)
{
    raise_exception(tt);
}

B
blueswir1 已提交
111 112 113 114 115
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
116 117
void helper_check_align(target_ulong addr, uint32_t align)
{
118 119 120 121 122
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
123
        raise_exception(TT_UNALIGNED);
124
    }
B
blueswir1 已提交
125 126
}

127 128 129
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
130
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
131
    {                                                           \
B
blueswir1 已提交
132
        return float32_ ## name (src1, src2, &env->fp_status);  \
133 134 135 136
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
137 138 139 140
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
141 142 143 144 145 146 147 148
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

149
void helper_fsmuld(float32 src1, float32 src2)
B
blueswir1 已提交
150
{
151 152
    DT0 = float64_mul(float32_to_float64(src1, &env->fp_status),
                      float32_to_float64(src2, &env->fp_status),
153 154
                      &env->fp_status);
}
B
blueswir1 已提交
155

B
blueswir1 已提交
156 157 158 159 160 161 162
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
163
float32 helper_fnegs(float32 src)
164
{
B
blueswir1 已提交
165
    return float32_chs(src);
166 167
}

168 169
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
170
{
171
    DT0 = float64_chs(DT1);
172
}
B
blueswir1 已提交
173 174 175 176 177 178

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
179 180

/* Integer to float conversion.  */
B
blueswir1 已提交
181
float32 helper_fitos(int32_t src)
B
bellard 已提交
182
{
B
blueswir1 已提交
183
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
184 185
}

186
void helper_fitod(int32_t src)
B
bellard 已提交
187
{
188
    DT0 = int32_to_float64(src, &env->fp_status);
B
bellard 已提交
189
}
190

191
void helper_fitoq(int32_t src)
B
blueswir1 已提交
192
{
193
    QT0 = int32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
194 195
}

B
blueswir1 已提交
196
#ifdef TARGET_SPARC64
197
float32 helper_fxtos(void)
B
blueswir1 已提交
198
{
199
    return int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
B
blueswir1 已提交
200 201
}

202
F_HELPER(xto, d)
B
blueswir1 已提交
203 204 205
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
206

B
blueswir1 已提交
207 208 209 210 211
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
212 213 214
#undef F_HELPER

/* floating point conversion */
215
float32 helper_fdtos(void)
216
{
217
    return float64_to_float32(DT1, &env->fp_status);
218 219
}

220
void helper_fstod(float32 src)
221
{
222
    DT0 = float32_to_float64(src, &env->fp_status);
223
}
224

225
float32 helper_fqtos(void)
B
blueswir1 已提交
226
{
227
    return float128_to_float32(QT1, &env->fp_status);
B
blueswir1 已提交
228 229
}

230
void helper_fstoq(float32 src)
B
blueswir1 已提交
231
{
232
    QT0 = float32_to_float128(src, &env->fp_status);
B
blueswir1 已提交
233 234 235 236 237 238 239 240 241 242 243 244
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

245
/* Float to integer conversion.  */
B
blueswir1 已提交
246
int32_t helper_fstoi(float32 src)
247
{
B
blueswir1 已提交
248
    return float32_to_int32_round_to_zero(src, &env->fp_status);
249 250
}

251
int32_t helper_fdtoi(void)
252
{
253
    return float64_to_int32_round_to_zero(DT1, &env->fp_status);
254 255
}

256
int32_t helper_fqtoi(void)
B
blueswir1 已提交
257
{
258
    return float128_to_int32_round_to_zero(QT1, &env->fp_status);
B
blueswir1 已提交
259 260
}

261
#ifdef TARGET_SPARC64
262
void helper_fstox(float32 src)
263
{
264
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(src, &env->fp_status);
265 266 267 268 269 270 271
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
272 273 274 275 276
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

277 278 279 280 281
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
282 283 284 285
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    *((uint64_t *)&DT0) = tmp;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
506 507 508 509
    d.VIS_W64(0) = s.VIS_B32(0) << 4;
    d.VIS_W64(1) = s.VIS_B32(1) << 4;
    d.VIS_W64(2) = s.VIS_B32(2) << 4;
    d.VIS_W64(3) = s.VIS_B32(3) << 4;
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
530
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
531 532 533
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
534 535
        s.l = src1;                                     \
        d.l = src2;                                     \
536 537 538 539
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
540
        return d.l;                                     \
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
556
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
557 558 559
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
560 561
        s.l = src1;                                     \
        d.l = src2;                                     \
562 563 564
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
565
        return d.l;                                     \
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
647
float32 helper_fabss(float32 src)
648
{
B
blueswir1 已提交
649
    return float32_abs(src);
650 651
}

B
bellard 已提交
652
#ifdef TARGET_SPARC64
653
void helper_fabsd(void)
B
bellard 已提交
654 655 656
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
657 658 659 660 661 662

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
663

B
blueswir1 已提交
664
float32 helper_fsqrts(float32 src)
665
{
B
blueswir1 已提交
666
    return float32_sqrt(src, &env->fp_status);
667 668
}

669
void helper_fsqrtd(void)
670
{
B
bellard 已提交
671
    DT0 = float64_sqrt(DT1, &env->fp_status);
672 673
}

B
blueswir1 已提交
674 675 676 677 678
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

679
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
680
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
681
    {                                                                   \
B
blueswir1 已提交
682 683
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
684 685 686
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
687
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
688
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
689
                env->fsr |= new_fsr;                                    \
690 691
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
692 693 694 695 696 697
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
698
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
699 700
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
701
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
702 703
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
704
            new_fsr = 0;                                                \
B
bellard 已提交
705 706
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
707
        env->fsr |= new_fsr;                                            \
708
    }
B
blueswir1 已提交
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
739

B
blueswir1 已提交
740
GEN_FCMPS(fcmps, float32, 0, 0);
741 742
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
743
GEN_FCMPS(fcmpes, float32, 0, 1);
744
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
745

B
blueswir1 已提交
746 747 748
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static uint32_t compute_all_flags(void)
{
    return env->psr & PSR_ICC;
}

static uint32_t compute_C_flags(void)
{
    return env->psr & PSR_CARRY;
}

#ifdef TARGET_SPARC64
static uint32_t compute_all_flags_xcc(void)
{
    return env->xcc & PSR_ICC;
}

static uint32_t compute_C_flags_xcc(void)
{
    return env->xcc & PSR_CARRY;
}

#endif

typedef struct CCTable {
    uint32_t (*compute_all)(void); /* return all the flags */
    uint32_t (*compute_c)(void);  /* return the C flag */
} CCTable;

static const CCTable icc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags, compute_C_flags },
};

#ifdef TARGET_SPARC64
static const CCTable xcc_table[CC_OP_NB] = {
    /* CC_OP_DYNAMIC should never happen */
    [CC_OP_FLAGS] = { compute_all_flags_xcc, compute_C_flags_xcc },
};
#endif

void helper_compute_psr(void)
{
    uint32_t new_psr;

    new_psr = icc_table[CC_OP].compute_all();
    env->psr = new_psr;
#ifdef TARGET_SPARC64
    new_psr = xcc_table[CC_OP].compute_all();
    env->xcc = new_psr;
#endif
    CC_OP = CC_OP_FLAGS;
}

uint32_t helper_compute_C_icc(void)
{
    uint32_t ret;

    ret = icc_table[CC_OP].compute_c() >> PSR_CARRY_SHIFT;
    return ret;
}

B
bellard 已提交
810
#ifdef TARGET_SPARC64
B
blueswir1 已提交
811
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
812
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
813
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
814

B
blueswir1 已提交
815
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
816
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
817
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
818

B
blueswir1 已提交
819
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
820
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
821
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
822

B
blueswir1 已提交
823
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
824
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
825
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
826

B
blueswir1 已提交
827
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
828
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
829
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
830

B
blueswir1 已提交
831
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
832
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
833 834
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
835
#undef GEN_FCMPS
B
bellard 已提交
836

B
blueswir1 已提交
837 838
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
839 840 841
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
842 843
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
844 845
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
846 847 848 849
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
850 851 852
}
#endif

B
blueswir1 已提交
853 854 855 856
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
857 858 859 860
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
861 862
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
863 864
        break;
    case 2:
B
blueswir1 已提交
865 866
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
867 868
        break;
    case 4:
B
blueswir1 已提交
869 870
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
871 872
        break;
    case 8:
B
blueswir1 已提交
873 874
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
875 876 877 878 879
        break;
    }
}
#endif

B
blueswir1 已提交
880 881 882
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
883
{
B
blueswir1 已提交
884
    uint64_t ret = 0;
885
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
886
    uint32_t last_addr = addr;
887
#endif
B
bellard 已提交
888

889
    helper_check_align(addr, size - 1);
B
bellard 已提交
890
    switch (asi) {
891
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
892
        switch (addr) {
893
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
894 895 896
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
897 898
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
899 900 901 902 903
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
904 905
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
906
            break;
907 908
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
909
                ret = env->mxccregs[5];
910 911
                // should we do something here?
            } else
B
blueswir1 已提交
912 913
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
914
            break;
915
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
916 917 918
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
919 920
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
921 922
            break;
        default:
B
blueswir1 已提交
923 924
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
925 926
            break;
        }
B
blueswir1 已提交
927
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
928
                     "addr = %08x -> ret = %" PRIx64 ","
B
blueswir1 已提交
929
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
930 931 932
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
933
        break;
934
    case 3: /* MMU probe */
B
blueswir1 已提交
935 936 937
        {
            int mmulev;

B
blueswir1 已提交
938
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
939 940
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
941 942 943 944
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
945 946
        }
        break;
947
    case 4: /* read MMU regs */
B
blueswir1 已提交
948
        {
B
blueswir1 已提交
949
            int reg = (addr >> 8) & 0x1f;
950

B
blueswir1 已提交
951 952
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
953 954 955 956 957
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
958
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
959 960
        }
        break;
B
blueswir1 已提交
961 962 963 964
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
965 966 967
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
968
            ret = ldub_code(addr);
969 970
            break;
        case 2:
971
            ret = lduw_code(addr);
972 973 974
            break;
        default:
        case 4:
975
            ret = ldl_code(addr);
976 977
            break;
        case 8:
978
            ret = ldq_code(addr);
979 980 981
            break;
        }
        break;
982 983 984
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
985
            ret = ldub_user(addr);
986 987
            break;
        case 2:
988
            ret = lduw_user(addr);
989 990 991
            break;
        default:
        case 4:
992
            ret = ldl_user(addr);
993 994
            break;
        case 8:
995
            ret = ldq_user(addr);
996 997 998 999 1000 1001
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1002
            ret = ldub_kernel(addr);
1003 1004
            break;
        case 2:
1005
            ret = lduw_kernel(addr);
1006 1007 1008
            break;
        default:
        case 4:
1009
            ret = ldl_kernel(addr);
1010 1011
            break;
        case 8:
1012
            ret = ldq_kernel(addr);
1013 1014 1015
            break;
        }
        break;
1016 1017 1018 1019 1020 1021
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
1022 1023
        switch(size) {
        case 1:
B
blueswir1 已提交
1024
            ret = ldub_phys(addr);
B
bellard 已提交
1025 1026
            break;
        case 2:
1027
            ret = lduw_phys(addr);
B
bellard 已提交
1028 1029 1030
            break;
        default:
        case 4:
1031
            ret = ldl_phys(addr);
B
bellard 已提交
1032
            break;
B
bellard 已提交
1033
        case 8:
1034
            ret = ldq_phys(addr);
B
blueswir1 已提交
1035
            break;
B
bellard 已提交
1036
        }
B
blueswir1 已提交
1037
        break;
1038
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
1039 1040
        switch(size) {
        case 1:
B
blueswir1 已提交
1041
            ret = ldub_phys((target_phys_addr_t)addr
1042 1043 1044
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
1045
            ret = lduw_phys((target_phys_addr_t)addr
1046 1047 1048 1049
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
1050
            ret = ldl_phys((target_phys_addr_t)addr
1051 1052 1053
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
1054
            ret = ldq_phys((target_phys_addr_t)addr
1055
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1056
            break;
1057
        }
B
blueswir1 已提交
1058
        break;
B
blueswir1 已提交
1059 1060 1061
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1062 1063 1064
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                ret = env->mmubpregs[reg];
                break;
            case 1: /* Breakpoint Mask */
                ret = env->mmubpregs[reg];
                break;
            case 2: /* Breakpoint Control */
                ret = env->mmubpregs[reg];
                break;
            case 3: /* Breakpoint Status */
                ret = env->mmubpregs[reg];
                env->mmubpregs[reg] = 0ULL;
                break;
            }
            DPRINTF_MMU("read breakpoint reg[%d] 0x%016llx\n", reg, ret);
        }
        break;
B
blueswir1 已提交
1087
    case 8: /* User code access, XXX */
1088
    default:
1089
        do_unassigned_access(addr, 0, 0, asi, size);
B
blueswir1 已提交
1090 1091
        ret = 0;
        break;
1092
    }
1093 1094 1095
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1096
            ret = (int8_t) ret;
B
blueswir1 已提交
1097
            break;
1098
        case 2:
B
blueswir1 已提交
1099 1100 1101 1102
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1103
            break;
1104 1105 1106 1107
        default:
            break;
        }
    }
1108
#ifdef DEBUG_ASI
B
blueswir1 已提交
1109
    dump_asi("read ", last_addr, asi, size, ret);
1110
#endif
B
blueswir1 已提交
1111
    return ret;
1112 1113
}

B
blueswir1 已提交
1114
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1115
{
1116
    helper_check_align(addr, size - 1);
1117
    switch(asi) {
1118
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1119
        switch (addr) {
1120 1121
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1122
                env->mxccdata[0] = val;
1123
            else
B
blueswir1 已提交
1124 1125
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1126 1127 1128
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1129
                env->mxccdata[1] = val;
1130
            else
B
blueswir1 已提交
1131 1132
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1133 1134 1135
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1136
                env->mxccdata[2] = val;
1137
            else
B
blueswir1 已提交
1138 1139
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1140 1141 1142
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1143
                env->mxccdata[3] = val;
1144
            else
B
blueswir1 已提交
1145 1146
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1147 1148 1149
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1150
                env->mxccregs[0] = val;
1151
            else
B
blueswir1 已提交
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1162 1163 1164
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1165
                env->mxccregs[1] = val;
1166
            else
B
blueswir1 已提交
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1177 1178 1179
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1180
                env->mxccregs[3] = val;
1181
            else
B
blueswir1 已提交
1182 1183
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1184 1185 1186
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
1187
                env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
B
blueswir1 已提交
1188
                    | val;
1189
            else
B
blueswir1 已提交
1190 1191
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1192 1193
            break;
        case 0x01c00e00: /* MXCC error register  */
1194
            // writing a 1 bit clears the error
1195
            if (size == 8)
B
blueswir1 已提交
1196
                env->mxccregs[6] &= ~val;
1197
            else
B
blueswir1 已提交
1198 1199
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1200 1201 1202
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1203
                env->mxccregs[7] = val;
1204
            else
B
blueswir1 已提交
1205 1206
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1207 1208
            break;
        default:
B
blueswir1 已提交
1209 1210
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1211 1212
            break;
        }
1213 1214
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
                     asi, size, addr, val);
1215 1216 1217
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1218
        break;
1219
    case 3: /* MMU flush */
B
blueswir1 已提交
1220 1221
        {
            int mmulev;
B
bellard 已提交
1222

B
blueswir1 已提交
1223
            mmulev = (addr >> 8) & 15;
1224
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1225 1226
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1227
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1238
#ifdef DEBUG_MMU
B
blueswir1 已提交
1239
            dump_mmu(env);
B
bellard 已提交
1240
#endif
B
blueswir1 已提交
1241
        }
1242
        break;
1243
    case 4: /* write MMU regs */
B
blueswir1 已提交
1244
        {
B
blueswir1 已提交
1245
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1246
            uint32_t oldreg;
1247

B
blueswir1 已提交
1248
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1249
            switch(reg) {
1250
            case 0: // Control Register
B
blueswir1 已提交
1251
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1252
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1253 1254
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1255 1256
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1257 1258
                    tlb_flush(env, 1);
                break;
1259
            case 1: // Context Table Pointer Register
1260
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1261 1262
                break;
            case 2: // Context Register
1263
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1264 1265 1266 1267 1268 1269
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1270 1271 1272 1273
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1274
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1275
                break;
1276
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1277
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1278
                break;
1279
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1280
                env->mmuregs[4] = val;
B
blueswir1 已提交
1281
                break;
B
bellard 已提交
1282
            default:
B
blueswir1 已提交
1283
                env->mmuregs[reg] = val;
B
bellard 已提交
1284 1285 1286
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1287 1288
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1289
            }
1290
#ifdef DEBUG_MMU
B
blueswir1 已提交
1291
            dump_mmu(env);
B
bellard 已提交
1292
#endif
B
blueswir1 已提交
1293
        }
1294
        break;
B
blueswir1 已提交
1295 1296 1297 1298
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1299 1300 1301
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1302
            stb_user(addr, val);
1303 1304
            break;
        case 2:
1305
            stw_user(addr, val);
1306 1307 1308
            break;
        default:
        case 4:
1309
            stl_user(addr, val);
1310 1311
            break;
        case 8:
1312
            stq_user(addr, val);
1313 1314 1315 1316 1317 1318
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1319
            stb_kernel(addr, val);
1320 1321
            break;
        case 2:
1322
            stw_kernel(addr, val);
1323 1324 1325
            break;
        default:
        case 4:
1326
            stl_kernel(addr, val);
1327 1328
            break;
        case 8:
1329
            stq_kernel(addr, val);
1330 1331 1332
            break;
        }
        break;
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1343
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1344
        {
B
blueswir1 已提交
1345 1346
            // val = src
            // addr = dst
B
blueswir1 已提交
1347
            // copy 32 bytes
1348
            unsigned int i;
B
blueswir1 已提交
1349
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1350

1351 1352 1353 1354
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1355
        }
1356
        break;
B
bellard 已提交
1357
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1358
        {
B
blueswir1 已提交
1359 1360
            // addr = dst
            // fill 32 bytes with val
1361
            unsigned int i;
B
blueswir1 已提交
1362
            uint32_t dst = addr & 7;
1363 1364 1365

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1366
        }
1367
        break;
1368
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1369
        {
B
bellard 已提交
1370 1371
            switch(size) {
            case 1:
B
blueswir1 已提交
1372
                stb_phys(addr, val);
B
bellard 已提交
1373 1374
                break;
            case 2:
1375
                stw_phys(addr, val);
B
bellard 已提交
1376 1377 1378
                break;
            case 4:
            default:
1379
                stl_phys(addr, val);
B
bellard 已提交
1380
                break;
B
bellard 已提交
1381
            case 8:
1382
                stq_phys(addr, val);
B
bellard 已提交
1383
                break;
B
bellard 已提交
1384
            }
B
blueswir1 已提交
1385
        }
1386
        break;
B
blueswir1 已提交
1387
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1388
        {
1389 1390
            switch(size) {
            case 1:
B
blueswir1 已提交
1391 1392
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1393 1394
                break;
            case 2:
1395
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1396
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1397 1398 1399
                break;
            case 4:
            default:
1400
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1401
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1402 1403
                break;
            case 8:
1404
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1405
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1406 1407
                break;
            }
B
blueswir1 已提交
1408
        }
1409
        break;
B
blueswir1 已提交
1410 1411 1412
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1413 1414
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1415 1416
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1417
    case 0x4c: /* breakpoint action */
1418
        break;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
    case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
        {
            int reg = (addr >> 8) & 3;

            switch(reg) {
            case 0: /* Breakpoint Value (Addr) */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 1: /* Breakpoint Mask */
                env->mmubpregs[reg] = (val & 0xfffffffffULL);
                break;
            case 2: /* Breakpoint Control */
                env->mmubpregs[reg] = (val & 0x7fULL);
                break;
            case 3: /* Breakpoint Status */
                env->mmubpregs[reg] = (val & 0xfULL);
                break;
            }
            DPRINTF_MMU("write breakpoint reg[%d] 0x%016llx\n", reg,
                        env->mmuregs[reg]);
        }
        break;
B
blueswir1 已提交
1441
    case 8: /* User code access, XXX */
1442
    case 9: /* Supervisor code access, XXX */
1443
    default:
1444
        do_unassigned_access(addr, 1, 0, asi, size);
1445
        break;
1446
    }
1447
#ifdef DEBUG_ASI
B
blueswir1 已提交
1448
    dump_asi("write", addr, asi, size, val);
1449
#endif
1450 1451
}

1452 1453 1454 1455
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1456
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1457 1458
{
    uint64_t ret = 0;
B
blueswir1 已提交
1459 1460 1461
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1462 1463 1464 1465

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1466
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1467
    address_mask(env, &addr);
1468

1469 1470 1471
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1481 1482 1483
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1484
                ret = ldub_raw(addr);
1485 1486
                break;
            case 2:
1487
                ret = lduw_raw(addr);
1488 1489
                break;
            case 4:
1490
                ret = ldl_raw(addr);
1491 1492 1493
                break;
            default:
            case 8:
1494
                ret = ldq_raw(addr);
1495 1496 1497 1498 1499 1500
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1525
            break;
1526 1527
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1528
            break;
1529 1530
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1531
            break;
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1544
            break;
1545 1546
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1547
            break;
1548 1549
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1550
            break;
1551 1552 1553 1554
        default:
            break;
        }
    }
B
blueswir1 已提交
1555 1556 1557 1558
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1559 1560
}

B
blueswir1 已提交
1561
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1562
{
B
blueswir1 已提交
1563 1564 1565
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1566 1567 1568
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1569
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1570
    address_mask(env, &addr);
1571

1572 1573 1574 1575 1576 1577
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1578
            addr = bswap16(addr);
B
blueswir1 已提交
1579
            break;
1580
        case 4:
B
blueswir1 已提交
1581
            addr = bswap32(addr);
B
blueswir1 已提交
1582
            break;
1583
        case 8:
B
blueswir1 已提交
1584
            addr = bswap64(addr);
B
blueswir1 已提交
1585
            break;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1599
                stb_raw(addr, val);
1600 1601
                break;
            case 2:
1602
                stw_raw(addr, val);
1603 1604
                break;
            case 4:
1605
                stl_raw(addr, val);
1606 1607 1608
                break;
            case 8:
            default:
1609
                stq_raw(addr, val);
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
1624
        do_unassigned_access(addr, 1, 0, 1, size);
1625 1626 1627 1628 1629
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1630

B
blueswir1 已提交
1631
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1632
{
B
bellard 已提交
1633
    uint64_t ret = 0;
B
blueswir1 已提交
1634 1635 1636
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1637

B
blueswir1 已提交
1638
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1639 1640
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1641
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1642
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1643

1644
    helper_check_align(addr, size - 1);
B
bellard 已提交
1645
    switch (asi) {
B
blueswir1 已提交
1646 1647 1648 1649 1650 1651 1652 1653 1654
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
1655 1656 1657 1658
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
1659 1660
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
1661
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1662 1663
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1664 1665
                switch(size) {
                case 1:
B
blueswir1 已提交
1666
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1667 1668
                    break;
                case 2:
1669
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1670 1671
                    break;
                case 4:
1672
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1673 1674 1675
                    break;
                default:
                case 8:
1676
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1677 1678 1679 1680 1681
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1682
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1683 1684
                    break;
                case 2:
1685
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1686 1687
                    break;
                case 4:
1688
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1689 1690 1691
                    break;
                default:
                case 8:
1692
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1693 1694
                    break;
                }
1695 1696 1697 1698
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1699
                ret = ldub_user(addr);
1700 1701
                break;
            case 2:
1702
                ret = lduw_user(addr);
1703 1704
                break;
            case 4:
1705
                ret = ldl_user(addr);
1706 1707 1708
                break;
            default:
            case 8:
1709
                ret = ldq_user(addr);
1710 1711 1712 1713
                break;
            }
        }
        break;
B
bellard 已提交
1714 1715
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1716 1717
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1718
        {
B
bellard 已提交
1719 1720
            switch(size) {
            case 1:
B
blueswir1 已提交
1721
                ret = ldub_phys(addr);
B
bellard 已提交
1722 1723
                break;
            case 2:
1724
                ret = lduw_phys(addr);
B
bellard 已提交
1725 1726
                break;
            case 4:
1727
                ret = ldl_phys(addr);
B
bellard 已提交
1728 1729 1730
                break;
            default:
            case 8:
1731
                ret = ldq_phys(addr);
B
bellard 已提交
1732 1733
                break;
            }
B
blueswir1 已提交
1734 1735
            break;
        }
B
blueswir1 已提交
1736 1737 1738 1739 1740
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
1741 1742 1743 1744 1745 1746 1747 1748 1749
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
1750 1751 1752 1753 1754
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
1755
    case 0x81: // Secondary
B
bellard 已提交
1756
    case 0x89: // Secondary LE
B
blueswir1 已提交
1757 1758
        // XXX
        break;
B
bellard 已提交
1759
    case 0x45: // LSU
B
blueswir1 已提交
1760 1761
        ret = env->lsu;
        break;
B
bellard 已提交
1762
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1763
        {
B
blueswir1 已提交
1764
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1765

1766 1767 1768 1769 1770 1771 1772
            if (reg == 0) {
                // I-TSB Tag Target register
                ret = ultrasparc_tag_target(env->immuregs[6]);
            } else {
                ret = env->immuregs[reg];
            }

B
blueswir1 已提交
1773 1774
            break;
        }
B
bellard 已提交
1775
    case 0x51: // I-MMU 8k TSB pointer
1776 1777 1778 1779 1780 1781 1782
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         8*1024);
            break;
        }
B
bellard 已提交
1783
    case 0x52: // I-MMU 64k TSB pointer
1784 1785 1786 1787 1788 1789 1790
        {
            // env->immuregs[5] holds I-MMU TSB register value
            // env->immuregs[6] holds I-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->immuregs[5], env->immuregs[6],
                                         64*1024);
            break;
        }
1791 1792 1793 1794 1795 1796 1797
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1798
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1799
        {
B
blueswir1 已提交
1800
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1801

B
blueswir1 已提交
1802
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
1803 1804
            break;
        }
B
bellard 已提交
1805
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1806
        {
B
blueswir1 已提交
1807
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1808

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
            if (reg == 0) {
                // D-TSB Tag Target register
                ret = ultrasparc_tag_target(env->dmmuregs[6]);
            } else {
                ret = env->dmmuregs[reg];
            }
            break;
        }
    case 0x59: // D-MMU 8k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         8*1024);
            break;
        }
    case 0x5a: // D-MMU 64k TSB pointer
        {
            // env->dmmuregs[5] holds D-MMU TSB register value
            // env->dmmuregs[6] holds D-MMU Tag Access register value
            ret = ultrasparc_tsb_pointer(env->dmmuregs[5], env->dmmuregs[6],
                                         64*1024);
B
blueswir1 已提交
1831 1832
            break;
        }
1833 1834 1835 1836 1837 1838 1839
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1840
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1841
        {
B
blueswir1 已提交
1842
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1843

B
blueswir1 已提交
1844
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
1845 1846
            break;
        }
1847 1848
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1849 1850 1851
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1852 1853 1854 1855 1856 1857 1858 1859
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1860
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1861 1862 1863
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1864 1865
        // XXX
        break;
B
bellard 已提交
1866 1867 1868 1869
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1870
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1871
    default:
1872
        do_unassigned_access(addr, 0, 0, 1, size);
B
blueswir1 已提交
1873 1874
        ret = 0;
        break;
B
bellard 已提交
1875
    }
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1891
            break;
1892 1893
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1894
            break;
1895 1896
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1897
            break;
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1910
            break;
1911 1912
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1913
            break;
1914 1915
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1916
            break;
1917 1918 1919 1920
        default:
            break;
        }
    }
B
blueswir1 已提交
1921 1922 1923 1924
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1925 1926
}

B
blueswir1 已提交
1927
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1928
{
B
blueswir1 已提交
1929 1930 1931
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1932
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1933 1934
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1935
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1936
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1937

1938
    helper_check_align(addr, size - 1);
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1950
            addr = bswap16(addr);
B
blueswir1 已提交
1951
            break;
1952
        case 4:
B
blueswir1 已提交
1953
            addr = bswap32(addr);
B
blueswir1 已提交
1954
            break;
1955
        case 8:
B
blueswir1 已提交
1956
            addr = bswap64(addr);
B
blueswir1 已提交
1957
            break;
1958 1959 1960 1961 1962 1963 1964
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1965
    switch(asi) {
1966 1967 1968 1969
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
B
blueswir1 已提交
1970 1971
    case 0xe2: // UA2007 Primary block init
    case 0xe3: // UA2007 Secondary block init
1972
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1973 1974
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1975 1976
                switch(size) {
                case 1:
B
blueswir1 已提交
1977
                    stb_hypv(addr, val);
B
blueswir1 已提交
1978 1979
                    break;
                case 2:
1980
                    stw_hypv(addr, val);
B
blueswir1 已提交
1981 1982
                    break;
                case 4:
1983
                    stl_hypv(addr, val);
B
blueswir1 已提交
1984 1985 1986
                    break;
                case 8:
                default:
1987
                    stq_hypv(addr, val);
B
blueswir1 已提交
1988 1989 1990 1991 1992
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1993
                    stb_kernel(addr, val);
B
blueswir1 已提交
1994 1995
                    break;
                case 2:
1996
                    stw_kernel(addr, val);
B
blueswir1 已提交
1997 1998
                    break;
                case 4:
1999
                    stl_kernel(addr, val);
B
blueswir1 已提交
2000 2001 2002
                    break;
                case 8:
                default:
2003
                    stq_kernel(addr, val);
B
blueswir1 已提交
2004 2005
                    break;
                }
2006 2007 2008 2009
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
2010
                stb_user(addr, val);
2011 2012
                break;
            case 2:
2013
                stw_user(addr, val);
2014 2015
                break;
            case 4:
2016
                stl_user(addr, val);
2017 2018 2019
                break;
            case 8:
            default:
2020
                stq_user(addr, val);
2021 2022 2023 2024
                break;
            }
        }
        break;
B
bellard 已提交
2025 2026
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
2027 2028
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
2029
        {
B
bellard 已提交
2030 2031
            switch(size) {
            case 1:
B
blueswir1 已提交
2032
                stb_phys(addr, val);
B
bellard 已提交
2033 2034
                break;
            case 2:
2035
                stw_phys(addr, val);
B
bellard 已提交
2036 2037
                break;
            case 4:
2038
                stl_phys(addr, val);
B
bellard 已提交
2039 2040 2041
                break;
            case 8:
            default:
2042
                stq_phys(addr, val);
B
bellard 已提交
2043 2044
                break;
            }
B
blueswir1 已提交
2045 2046
        }
        return;
B
blueswir1 已提交
2047 2048 2049 2050 2051
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
2052 2053 2054 2055 2056
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
2057
    case 0x81: // Secondary
B
bellard 已提交
2058
    case 0x89: // Secondary LE
B
blueswir1 已提交
2059 2060
        // XXX
        return;
B
bellard 已提交
2061
    case 0x45: // LSU
B
blueswir1 已提交
2062 2063 2064 2065
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
2066
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
2067 2068 2069
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
2070 2071
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
2072
#ifdef DEBUG_MMU
B
blueswir1 已提交
2073
                dump_mmu(env);
B
bellard 已提交
2074
#endif
B
blueswir1 已提交
2075 2076 2077 2078
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
2079
    case 0x50: // I-MMU regs
B
blueswir1 已提交
2080
        {
B
blueswir1 已提交
2081
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2082
            uint64_t oldreg;
2083

B
blueswir1 已提交
2084
            oldreg = env->immuregs[reg];
B
bellard 已提交
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2095 2096
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
2097 2098 2099 2100 2101 2102
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
2103
            env->immuregs[reg] = val;
B
bellard 已提交
2104
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
2105 2106
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
2107
            }
2108
#ifdef DEBUG_MMU
B
blueswir1 已提交
2109
            dump_mmu(env);
B
bellard 已提交
2110
#endif
B
blueswir1 已提交
2111 2112
            return;
        }
B
bellard 已提交
2113
    case 0x54: // I-MMU data in
B
blueswir1 已提交
2114 2115 2116 2117 2118 2119 2120
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2121
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2122 2123 2124 2125 2126 2127 2128
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2129
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
2130 2131 2132 2133 2134 2135
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2136
    case 0x55: // I-MMU data access
B
blueswir1 已提交
2137
        {
2138 2139
            // TODO: auto demap

B
blueswir1 已提交
2140
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2141

B
blueswir1 已提交
2142
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2143
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2144 2145
            return;
        }
B
bellard 已提交
2146
    case 0x57: // I-MMU demap
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->itlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->itlb_tag[i] & mask)) {
                        env->itlb_tag[i] = 0;
                        env->itlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
B
blueswir1 已提交
2163
        return;
B
bellard 已提交
2164
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2165
        {
B
blueswir1 已提交
2166
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2167
            uint64_t oldreg;
2168

B
blueswir1 已提交
2169
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2170 2171 2172 2173 2174
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2175 2176
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2177 2178
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2179
                env->dmmuregs[reg] = val;
B
bellard 已提交
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2190
            env->dmmuregs[reg] = val;
B
bellard 已提交
2191
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2192 2193
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2194
            }
2195
#ifdef DEBUG_MMU
B
blueswir1 已提交
2196
            dump_mmu(env);
B
bellard 已提交
2197
#endif
B
blueswir1 已提交
2198 2199
            return;
        }
B
bellard 已提交
2200
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2201 2202 2203 2204 2205 2206 2207
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2208
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2209 2210 2211 2212 2213 2214 2215
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2216
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2217 2218 2219 2220 2221 2222
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2223
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2224
        {
B
blueswir1 已提交
2225
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2226

B
blueswir1 已提交
2227
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2228
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2229 2230
            return;
        }
B
bellard 已提交
2231
    case 0x5f: // D-MMU demap
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
        {
            unsigned int i;

            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
                    target_ulong mask = 0xffffffffffffe000ULL;

                    mask <<= 3 * ((env->dtlb_tte[i] >> 61) & 3);
                    if ((val & mask) == (env->dtlb_tag[i] & mask)) {
                        env->dtlb_tag[i] = 0;
                        env->dtlb_tte[i] = 0;
                    }
                    return;
                }
            }
        }
        return;
B
bellard 已提交
2249
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2250 2251
        // XXX
        return;
2252 2253
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2254 2255 2256
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2257 2258 2259 2260 2261 2262 2263 2264
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2265 2266 2267 2268 2269 2270 2271
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2272 2273 2274 2275 2276 2277
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2278
    default:
2279
        do_unassigned_access(addr, 1, 0, 1, size);
B
blueswir1 已提交
2280
        return;
B
bellard 已提交
2281 2282
    }
}
2283
#endif /* CONFIG_USER_ONLY */
2284

B
blueswir1 已提交
2285 2286 2287
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2288 2289
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2290
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2332
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2333 2334
{
    unsigned int i;
B
blueswir1 已提交
2335
    target_ulong val;
2336

2337
    helper_check_align(addr, 3);
2338 2339 2340 2341 2342
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2343 2344 2345 2346
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2347
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2348
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2349 2350
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2351
            addr += 4;
2352 2353 2354 2355 2356 2357 2358
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2359
    val = helper_ld_asi(addr, asi, size, 0);
2360 2361 2362
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2363
        *((uint32_t *)&env->fpr[rd]) = val;
2364 2365
        break;
    case 8:
B
blueswir1 已提交
2366
        *((int64_t *)&DT0) = val;
2367
        break;
B
blueswir1 已提交
2368 2369 2370
    case 16:
        // XXX
        break;
2371 2372 2373
    }
}

B
blueswir1 已提交
2374
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2375 2376
{
    unsigned int i;
B
blueswir1 已提交
2377
    target_ulong val = 0;
2378

2379
    helper_check_align(addr, 3);
2380
    switch (asi) {
B
blueswir1 已提交
2381 2382
    case 0xe0: // UA2007 Block commit store primary (cache flush)
    case 0xe1: // UA2007 Block commit store secondary (cache flush)
2383 2384 2385 2386
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2387 2388 2389 2390
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2391
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2392
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2393 2394 2395
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2406
        val = *((uint32_t *)&env->fpr[rd]);
2407 2408
        break;
    case 8:
B
blueswir1 已提交
2409
        val = *((int64_t *)&DT0);
2410
        break;
B
blueswir1 已提交
2411 2412 2413
    case 16:
        // XXX
        break;
2414
    }
B
blueswir1 已提交
2415 2416 2417 2418 2419 2420 2421 2422
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

2423
    val2 &= 0xffffffffUL;
B
blueswir1 已提交
2424 2425
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
2426 2427
    if (val2 == ret)
        helper_st_asi(addr, val1 & 0xffffffffUL, asi, 4);
B
blueswir1 已提交
2428
    return ret;
2429 2430
}

B
blueswir1 已提交
2431 2432 2433 2434 2435 2436
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
2437 2438
    if (val2 == ret)
        helper_st_asi(addr, val1, asi, 8);
B
blueswir1 已提交
2439 2440
    return ret;
}
2441
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2442 2443

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2444
void helper_rett(void)
2445
{
2446 2447
    unsigned int cwp;

2448 2449 2450
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2451
    env->psret = 1;
2452
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2453 2454 2455 2456 2457 2458
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2459
#endif
2460

B
blueswir1 已提交
2461 2462 2463 2464 2465
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2466
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2488
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2505 2506
void helper_stdf(target_ulong addr, int mem_idx)
{
2507
    helper_check_align(addr, 7);
B
blueswir1 已提交
2508 2509 2510
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2511
        stfq_user(addr, DT0);
B
blueswir1 已提交
2512 2513
        break;
    case 1:
2514
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2515 2516 2517
        break;
#ifdef TARGET_SPARC64
    case 2:
2518
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2519 2520 2521 2522 2523 2524
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2525
    address_mask(env, &addr);
2526
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2527 2528 2529 2530 2531
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2532
    helper_check_align(addr, 7);
B
blueswir1 已提交
2533 2534 2535
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2536
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2537 2538
        break;
    case 1:
2539
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2540 2541 2542
        break;
#ifdef TARGET_SPARC64
    case 2:
2543
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2544 2545 2546 2547 2548 2549
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2550
    address_mask(env, &addr);
2551
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2552 2553 2554
#endif
}

B
blueswir1 已提交
2555
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2556 2557 2558 2559
{
    // XXX add 128 bit load
    CPU_QuadU u;

2560
    helper_check_align(addr, 7);
B
blueswir1 已提交
2561 2562 2563
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2564 2565
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2566 2567 2568
        QT0 = u.q;
        break;
    case 1:
2569 2570
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2571 2572 2573 2574
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2575 2576
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2577 2578 2579 2580 2581 2582 2583
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2584
    address_mask(env, &addr);
2585 2586
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2587
    QT0 = u.q;
B
blueswir1 已提交
2588
#endif
B
blueswir1 已提交
2589 2590
}

B
blueswir1 已提交
2591
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2592 2593 2594 2595
{
    // XXX add 128 bit store
    CPU_QuadU u;

2596
    helper_check_align(addr, 7);
B
blueswir1 已提交
2597 2598 2599 2600
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2601 2602
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2603 2604 2605
        break;
    case 1:
        u.q = QT0;
2606 2607
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2608 2609 2610 2611
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2612 2613
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2614 2615 2616 2617 2618 2619
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2620
    u.q = QT0;
B
blueswir1 已提交
2621
    address_mask(env, &addr);
2622 2623
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2624
#endif
B
blueswir1 已提交
2625
}
B
blueswir1 已提交
2626

2627
static inline void set_fsr(void)
2628
{
B
bellard 已提交
2629
    int rnd_mode;
B
blueswir1 已提交
2630

2631 2632
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2633
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2634
        break;
B
bellard 已提交
2635
    default:
2636
    case FSR_RD_ZERO:
B
bellard 已提交
2637
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2638
        break;
2639
    case FSR_RD_POS:
B
bellard 已提交
2640
        rnd_mode = float_round_up;
B
blueswir1 已提交
2641
        break;
2642
    case FSR_RD_NEG:
B
bellard 已提交
2643
        rnd_mode = float_round_down;
B
blueswir1 已提交
2644
        break;
2645
    }
B
bellard 已提交
2646
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2647
}
B
bellard 已提交
2648

2649
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
2650
{
2651 2652
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
2653 2654
}

2655 2656 2657 2658 2659 2660 2661 2662
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
2663
void helper_debug(void)
B
bellard 已提交
2664 2665 2666 2667
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2668

B
bellard 已提交
2669
#ifndef TARGET_SPARC64
2670 2671 2672 2673 2674 2675
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2676
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2687
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2688 2689 2690 2691 2692 2693
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2694
void helper_wrpsr(target_ulong new_psr)
2695
{
2696
    if ((new_psr & PSR_CWP) >= env->nwindows)
2697 2698
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2699
        PUT_PSR(env, new_psr);
2700 2701
}

B
blueswir1 已提交
2702
target_ulong helper_rdpsr(void)
2703
{
B
blueswir1 已提交
2704
    return GET_PSR(env);
2705
}
B
bellard 已提交
2706 2707

#else
2708 2709 2710 2711 2712 2713
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2714
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2735
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2749
    if (env->cansave != env->nwindows - 2) {
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2768
    if (env->cleanwin < env->nwindows - 1)
2769 2770 2771 2772 2773 2774 2775
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2797

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2829
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2830
{
B
blueswir1 已提交
2831
    return ctpop64(val);
B
bellard 已提交
2832
}
B
bellard 已提交
2833 2834 2835 2836 2837 2838

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2839
        return env->bgregs;
B
bellard 已提交
2840
    case PS_AG:
B
blueswir1 已提交
2841
        return env->agregs;
B
bellard 已提交
2842
    case PS_MG:
B
blueswir1 已提交
2843
        return env->mgregs;
B
bellard 已提交
2844
    case PS_IG:
B
blueswir1 已提交
2845
        return env->igregs;
B
bellard 已提交
2846 2847 2848
    }
}

B
blueswir1 已提交
2849
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2850
{
2851
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2852 2853 2854 2855 2856
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2857 2858 2859 2860 2861
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2862 2863 2864 2865
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2866
void helper_wrpstate(target_ulong new_state)
2867
{
2868
    if (!(env->def->features & CPU_FEATURE_GL))
2869
        change_pstate(new_state & 0xf3f);
2870 2871
}

B
blueswir1 已提交
2872
void helper_done(void)
B
bellard 已提交
2873
{
2874 2875 2876 2877 2878 2879
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2880
    env->tl--;
2881
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2882 2883
}

B
blueswir1 已提交
2884
void helper_retry(void)
B
bellard 已提交
2885
{
2886 2887 2888 2889 2890 2891
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2892
    env->tl--;
2893
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2894
}
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909

void helper_set_softint(uint64_t value)
{
    env->softint |= (uint32_t)value;
}

void helper_clear_softint(uint64_t value)
{
    env->softint &= (uint32_t)~value;
}

void helper_write_softint(uint64_t value)
{
    env->softint = (uint32_t)value;
}
B
bellard 已提交
2910
#endif
2911

B
blueswir1 已提交
2912
void helper_flush(target_ulong addr)
2913
{
B
blueswir1 已提交
2914 2915
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2916 2917
}

B
blueswir1 已提交
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
2960
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

2978
        qemu_log("%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
B
blueswir1 已提交
2979 2980 2981 2982
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
2983
        log_cpu_state(env, 0);
B
blueswir1 已提交
2984 2985 2986 2987 2988
#if 0
        {
            int i;
            uint8_t *ptr;

2989
            qemu_log("       code=");
B
blueswir1 已提交
2990 2991
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
2992
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
2993
            }
2994
            qemu_log("\n");
B
blueswir1 已提交
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
    if (!(env->def->features & CPU_FEATURE_GL)) {
        switch (intno) {
        case TT_IVEC:
            change_pstate(PS_PEF | PS_PRIV | PS_IG);
            break;
        case TT_TFAULT:
        case TT_TMISS:
        case TT_DFAULT:
        case TT_DMISS:
        case TT_DPROT:
            change_pstate(PS_PEF | PS_PRIV | PS_MG);
            break;
        default:
            change_pstate(PS_PEF | PS_PRIV | PS_AG);
            break;
        }
    }
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3049
}
B
blueswir1 已提交
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
3085

B
blueswir1 已提交
3086
void do_interrupt(CPUState *env)
3087
{
B
blueswir1 已提交
3088 3089 3090
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
3091
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
B
blueswir1 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

3105
        qemu_log("%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
B
blueswir1 已提交
3106 3107 3108
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
3109
        log_cpu_state(env, 0);
B
blueswir1 已提交
3110 3111 3112 3113 3114
#if 0
        {
            int i;
            uint8_t *ptr;

3115
            qemu_log("       code=");
B
blueswir1 已提交
3116 3117
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
3118
                qemu_log(" %02x", ldub(ptr + i));
B
blueswir1 已提交
3119
            }
3120
            qemu_log("\n");
B
blueswir1 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
3144
}
B
blueswir1 已提交
3145
#endif
3146

3147
#if !defined(CONFIG_USER_ONLY)
3148

3149 3150 3151
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

3152
#define MMUSUFFIX _mmu
3153
#define ALIGNED_ONLY
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

3185 3186 3187
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3188
#ifdef DEBUG_UNALIGNED
3189 3190
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3191
#endif
3192
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3193
    raise_exception(TT_UNALIGNED);
3194
}
3195 3196 3197 3198 3199

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3200
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3201 3202 3203 3204 3205 3206 3207 3208 3209
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3210
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3211
    if (ret) {
3212
        cpu_restore_state2(retaddr);
3213 3214 3215 3216 3217 3218
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3219 3220

#ifndef TARGET_SPARC64
3221
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3222
                          int is_asi, int size)
3223 3224 3225 3226 3227 3228 3229
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3230 3231
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
3232
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
B
blueswir1 已提交
3233
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3234 3235
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, is_asi, env->pc);
3236
    else
3237 3238 3239 3240
        printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
               " from " TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", size,
               size == 1 ? "" : "s", addr, env->pc);
3241
#endif
3242
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3243
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3255 3256 3257 3258
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3259 3260 3261 3262
    }
    env = saved_env;
}
#else
3263
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3264
                          int is_asi, int size)
3265 3266 3267 3268 3269 3270 3271 3272
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3273 3274
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3275 3276
    env = saved_env;
#endif
3277 3278 3279 3280
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3281 3282
}
#endif
3283

B
blueswir1 已提交
3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307
#ifdef TARGET_SPARC64
void helper_tick_set_count(void *opaque, uint64_t count)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_count(opaque, count);
#endif
}

uint64_t helper_tick_get_count(void *opaque)
{
#if !defined(CONFIG_USER_ONLY)
    return cpu_tick_get_count(opaque);
#else
    return 0;
#endif
}

void helper_tick_set_limit(void *opaque, uint64_t limit)
{
#if !defined(CONFIG_USER_ONLY)
    cpu_tick_set_limit(opaque, limit);
#endif
}
#endif