cpu-exec.c 42.3 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18
 */
B
bellard 已提交
19
#include "config.h"
20
#include "exec.h"
B
log fix  
bellard 已提交
21
#include "disas.h"
22
#include "tcg.h"
A
aliguori 已提交
23
#include "kvm.h"
B
bellard 已提交
24

25 26 27 28 29 30 31 32 33 34 35
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
36
#ifdef __linux__
37 38
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
39
#endif
40

41
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
42 43 44 45 46
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

47 48
int tb_invalidated_flag;

49
//#define CONFIG_DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

52 53 54 55 56
int qemu_cpu_has_work(CPUState *env)
{
    return cpu_has_work(env);
}

B
bellard 已提交
57 58
void cpu_loop_exit(void)
{
P
Paolo Bonzini 已提交
59
    env->current_tb = NULL;
B
bellard 已提交
60 61
    longjmp(env->jmp_env, 1);
}
62

63 64 65
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
66
void cpu_resume_from_signal(CPUState *env1, void *puc)
67 68
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
69
#ifdef __linux__
70
    struct ucontext *uc = puc;
B
blueswir1 已提交
71 72 73
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
74 75 76 77 78 79 80 81 82
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
83
#ifdef __linux__
84 85 86
#ifdef __ia64
        sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
#else
87
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
88
#endif
B
blueswir1 已提交
89 90 91
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
92 93
    }
#endif
94
    env->exception_index = -1;
95 96 97
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
P
Paolo Bonzini 已提交
115
    env->current_tb = NULL;
P
pbrook 已提交
116 117 118 119

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
120
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
121 122 123 124 125
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

126 127
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
128
                                      uint64_t flags)
129 130 131
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
P
Paul Brook 已提交
132 133
    tb_page_addr_t phys_pc, phys_page1, phys_page2;
    target_ulong virt_page2;
134

135
    tb_invalidated_flag = 0;
136

137
    /* find translated block using physical mappings */
P
Paul Brook 已提交
138
    phys_pc = get_page_addr_code(env, pc);
139 140 141 142 143 144 145 146
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
147
        if (tb->pc == pc &&
148
            tb->page_addr[0] == phys_page1 &&
149
            tb->cs_base == cs_base &&
150 151 152
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
153
                virt_page2 = (pc & TARGET_PAGE_MASK) +
154
                    TARGET_PAGE_SIZE;
P
Paul Brook 已提交
155
                phys_page2 = get_page_addr_code(env, virt_page2);
156 157 158 159 160 161 162 163 164
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
165 166
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
167

168 169 170 171 172 173 174 175 176 177
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
178
    int flags;
179 180 181 182

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
183
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
184
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
185 186
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
187 188 189 190 191
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
192 193 194 195 196 197 198 199 200 201
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

202 203 204 205 206
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
B
Blue Swirl 已提交
207
        QTAILQ_FOREACH(wp, &env->watchpoints, entry)
208
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
209 210 211

    if (debug_excp_handler)
        debug_excp_handler(env);
212 213
}

B
bellard 已提交
214 215
/* main execution loop */

B
bellard 已提交
216
int cpu_exec(CPUState *env1)
B
bellard 已提交
217
{
218
    volatile host_reg_t saved_env_reg;
219 220
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
221
    uint8_t *tc_ptr;
P
pbrook 已提交
222
    unsigned long next_tb;
223

224 225
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
226

227
    cpu_single_env = env1;
B
bellard 已提交
228

P
Paolo Bonzini 已提交
229 230 231 232 233 234
    /* the access to env below is actually saving the global register's
       value, so that files not including target-xyz/exec.h are free to
       use it.  */
    QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
    saved_env_reg = (host_reg_t) env;
    asm("");
B
bellard 已提交
235
    env = env1;
B
bellard 已提交
236

237
#if defined(TARGET_I386)
238 239 240 241 242 243 244
    if (!kvm_enabled()) {
        /* put eflags in CPU temporary format */
        CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
        DF = 1 - (2 * ((env->eflags >> 10) & 1));
        CC_OP = CC_OP_EFLAGS;
        env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    }
245
#elif defined(TARGET_SPARC)
P
pbrook 已提交
246 247 248 249
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
250 251 252
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
253
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
254
#elif defined(TARGET_MIPS)
B
bellard 已提交
255
#elif defined(TARGET_SH4)
256
#elif defined(TARGET_CRIS)
A
Alexander Graf 已提交
257
#elif defined(TARGET_S390X)
B
bellard 已提交
258
    /* XXXXX */
B
bellard 已提交
259 260 261
#else
#error unsupported target CPU
#endif
262
    env->exception_index = -1;
263

B
bellard 已提交
264
    /* prepare setjmp context for exception handling */
265 266
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
267
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
268 269 270 271
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
272 273 274 275 276
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
277 278
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
279
                    break;
A
aurel32 已提交
280 281
                } else {
#if defined(CONFIG_USER_ONLY)
282
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
283
                       which will be handled outside the cpu execution
284
                       loop */
B
bellard 已提交
285
#if defined(TARGET_I386)
286 287 288
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
289
                                      env->exception_next_eip);
290 291
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
292
#endif
293 294
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
295
#else
B
bellard 已提交
296
#if defined(TARGET_I386)
297 298 299
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
300 301 302
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
303
                                 env->exception_next_eip, 0);
304 305
                    /* successfully delivered */
                    env->old_exception = -1;
306 307
#elif defined(TARGET_PPC)
                    do_interrupt(env);
308 309
#elif defined(TARGET_MICROBLAZE)
                    do_interrupt(env);
B
bellard 已提交
310 311
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
312
#elif defined(TARGET_SPARC)
313
                    do_interrupt(env);
B
bellard 已提交
314 315
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
316 317
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
318 319
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
320 321
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
322 323
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
324
#endif
325
                    env->exception_index = -1;
B
bellard 已提交
326
#endif
327
                }
328
            }
B
bellard 已提交
329

A
aliguori 已提交
330
            if (kvm_enabled()) {
A
aliguori 已提交
331 332
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
333 334
            }

335
            next_tb = 0; /* force lookup of first TB */
336
            for(;;) {
B
bellard 已提交
337
                interrupt_request = env->interrupt_request;
M
malc 已提交
338 339 340 341 342 343 344 345
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
346 347 348 349 350
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
351
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
352 353
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
    defined(TARGET_MICROBLAZE)
354 355 356 357 358 359 360
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
361
#if defined(TARGET_I386)
362 363 364 365 366 367 368 369
                    if (interrupt_request & CPU_INTERRUPT_INIT) {
                            svm_check_intercept(SVM_EXIT_INIT);
                            do_cpu_init(env);
                            env->exception_index = EXCP_HALTED;
                            cpu_loop_exit();
                    } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
                            do_cpu_sipi(env);
                    } else if (env->hflags2 & HF2_GIF_MASK) {
370 371 372 373 374 375 376 377 378 379 380 381
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
382 383 384 385
			} else if (interrupt_request & CPU_INTERRUPT_MCE) {
                            env->interrupt_request &= ~CPU_INTERRUPT_MCE;
                            do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
                            next_tb = 0;
386 387 388 389 390 391 392 393 394 395
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
396
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
397
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
398 399 400 401
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
402 403 404 405
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
406
#if !defined(CONFIG_USER_ONLY)
407 408 409 410 411 412 413
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
414
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
415
                            do_interrupt(intno, 0, 0, 0, 1);
416
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
417
                            next_tb = 0;
B
bellard 已提交
418
#endif
419
                        }
B
bellard 已提交
420
                    }
421
#elif defined(TARGET_PPC)
422 423
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
424
                        cpu_reset(env);
425 426
                    }
#endif
427
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
428 429 430
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
431
                        next_tb = 0;
432
                    }
433 434 435 436 437 438 439 440 441
#elif defined(TARGET_MICROBLAZE)
                    if ((interrupt_request & CPU_INTERRUPT_HARD)
                        && (env->sregs[SR_MSR] & MSR_IE)
                        && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
                        && !(env->iflags & (D_FLAG | IMM_FLAG))) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
B
bellard 已提交
442 443
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
444
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
445
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
446 447
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
448 449 450 451 452
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
453
                        next_tb = 0;
B
bellard 已提交
454
                    }
455
#elif defined(TARGET_SPARC)
456 457 458 459 460 461 462 463 464 465 466 467 468 469
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        if (cpu_interrupts_enabled(env) &&
                            env->interrupt_index > 0) {
                            int pil = env->interrupt_index & 0xf;
                            int type = env->interrupt_index & 0xf0;

                            if (((type == TT_EXTINT) &&
                                  cpu_pil_allowed(env, pil)) ||
                                  type != TT_EXTINT) {
                                env->exception_index = env->interrupt_index;
                                do_interrupt(env);
                                next_tb = 0;
                            }
                        }
470 471 472
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
473
		    }
B
bellard 已提交
474 475 476 477 478
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
479
                        next_tb = 0;
B
bellard 已提交
480
                    }
P
pbrook 已提交
481 482 483 484 485 486 487 488 489
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
490
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
491 492
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
493 494
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
495
                        next_tb = 0;
B
bellard 已提交
496
                    }
B
bellard 已提交
497
#elif defined(TARGET_SH4)
498 499
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
500
                        next_tb = 0;
501
                    }
J
j_mayer 已提交
502 503 504
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
505
                        next_tb = 0;
J
j_mayer 已提交
506
                    }
507
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
508
                    if (interrupt_request & CPU_INTERRUPT_HARD
E
Edgar E. Iglesias 已提交
509 510
                        && (env->pregs[PR_CCS] & I_FLAG)
                        && !env->locked_irq) {
E
edgar_igl 已提交
511 512 513 514 515 516 517
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
518
                        do_interrupt(env);
519
                        next_tb = 0;
520
                    }
P
pbrook 已提交
521 522 523 524 525 526 527 528 529 530 531
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
532
                        next_tb = 0;
P
pbrook 已提交
533
                    }
B
bellard 已提交
534
#endif
B
bellard 已提交
535 536
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
537
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
538 539 540
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
541
                        next_tb = 0;
542
                    }
543 544 545 546 547
                }
                if (unlikely(env->exit_request)) {
                    env->exit_request = 0;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
548
                }
549
#ifdef CONFIG_DEBUG_EXEC
550
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
551
                    /* restore flags in standard format */
552
#if defined(TARGET_I386)
P
pbrook 已提交
553
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
554
                    log_cpu_state(env, X86_DUMP_CCOP);
555
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
556
#elif defined(TARGET_ARM)
557
                    log_cpu_state(env, 0);
558
#elif defined(TARGET_SPARC)
559
                    log_cpu_state(env, 0);
560
#elif defined(TARGET_PPC)
561
                    log_cpu_state(env, 0);
P
pbrook 已提交
562 563 564 565 566
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
567
                    log_cpu_state(env, 0);
568 569
#elif defined(TARGET_MICROBLAZE)
                    log_cpu_state(env, 0);
B
bellard 已提交
570
#elif defined(TARGET_MIPS)
571
                    log_cpu_state(env, 0);
B
bellard 已提交
572
#elif defined(TARGET_SH4)
573
		    log_cpu_state(env, 0);
J
j_mayer 已提交
574
#elif defined(TARGET_ALPHA)
575
                    log_cpu_state(env, 0);
576
#elif defined(TARGET_CRIS)
577
                    log_cpu_state(env, 0);
B
bellard 已提交
578
#else
579
#error unsupported target CPU
B
bellard 已提交
580
#endif
581
                }
B
bellard 已提交
582
#endif
P
pbrook 已提交
583
                spin_lock(&tb_lock);
584
                tb = tb_find_fast();
P
pbrook 已提交
585 586 587 588 589 590 591
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
592
                    tb_invalidated_flag = 0;
P
pbrook 已提交
593
                }
594
#ifdef CONFIG_DEBUG_EXEC
595 596 597
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
598
#endif
599 600 601
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
P
Paolo Bonzini 已提交
602
                if (next_tb != 0 && tb->page_addr[1] == -1) {
603
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
604
                }
P
pbrook 已提交
605
                spin_unlock(&tb_lock);
606 607 608 609 610

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
P
Paolo Bonzini 已提交
611 612
                if (!unlikely (env->exit_request)) {
                    env->current_tb = tb;
P
pbrook 已提交
613
                    tc_ptr = tb->tc_ptr;
614
                /* execute the generated code */
615
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
616
#undef env
P
pbrook 已提交
617
                    env = cpu_single_env;
618 619
#define env cpu_single_env
#endif
P
pbrook 已提交
620 621 622
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
623
                        /* Instruction counter expired.  */
P
pbrook 已提交
624 625 626
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
627
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
650 651
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
T
ths 已提交
652
            } /* for(;;) */
B
bellard 已提交
653
        }
654 655
    } /* for(;;) */

B
bellard 已提交
656

B
bellard 已提交
657
#if defined(TARGET_I386)
B
bellard 已提交
658
    /* restore flags in standard format */
P
pbrook 已提交
659
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
660
#elif defined(TARGET_ARM)
B
bellard 已提交
661
    /* XXX: Save/restore host fpu exception state?.  */
662
#elif defined(TARGET_SPARC)
663
#elif defined(TARGET_PPC)
P
pbrook 已提交
664 665 666 667 668
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
669
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
670
#elif defined(TARGET_MIPS)
B
bellard 已提交
671
#elif defined(TARGET_SH4)
J
j_mayer 已提交
672
#elif defined(TARGET_ALPHA)
673
#elif defined(TARGET_CRIS)
A
Alexander Graf 已提交
674
#elif defined(TARGET_S390X)
B
bellard 已提交
675
    /* XXXXX */
B
bellard 已提交
676 677 678
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
679 680

    /* restore global registers */
P
Paolo Bonzini 已提交
681 682
    asm("");
    env = (void *) saved_env_reg;
P
pbrook 已提交
683

B
bellard 已提交
684
    /* fail safe : never use cpu_single_env outside cpu_exec() */
685
    cpu_single_env = NULL;
B
bellard 已提交
686 687
    return ret;
}
B
bellard 已提交
688

689 690 691 692
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
693 694 695
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
696 697 698
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
699
#endif
700 701
}

B
bellard 已提交
702
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
703

B
bellard 已提交
704 705 706 707 708 709
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
710
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
711
        selector &= 0xffff;
712
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
713
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
714
    } else {
B
bellard 已提交
715
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
716
    }
B
bellard 已提交
717 718
    env = saved_env;
}
B
bellard 已提交
719

720
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
721 722 723 724 725
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
726

727
    helper_fsave(ptr, data32);
728 729 730 731

    env = saved_env;
}

732
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
733 734 735 736 737
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
738

739
    helper_frstor(ptr, data32);
740 741 742 743

    env = saved_env;
}

B
bellard 已提交
744 745
#endif /* TARGET_I386 */

B
bellard 已提交
746 747
#if !defined(CONFIG_SOFTMMU)

748
#if defined(TARGET_I386)
749 750 751 752
#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
#else
#define EXCEPTION_ACTION cpu_loop_exit()
#endif
753

754
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
755 756 757
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
758
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
759
                                    int is_write, sigset_t *old_set,
760
                                    void *puc)
B
bellard 已提交
761
{
B
bellard 已提交
762 763
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
764

B
bellard 已提交
765 766
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
767
#if defined(DEBUG_SIGNAL)
768
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
769
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
770
#endif
771
    /* XXX: locking issue */
772
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
773 774
        return 1;
    }
775

776
    /* see if it is an MMU fault */
777
    ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }

    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
793
    EXCEPTION_ACTION;
P
pbrook 已提交
794 795

    /* never comes here */
796 797
    return 1;
}
B
bellard 已提交
798

B
bellard 已提交
799 800
#if defined(__i386__)

801 802 803 804 805 806
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
807
# define MASK_sig(context)    ((context)->uc_sigmask)
J
Juergen Lock 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821
#elif defined (__NetBSD__)
# include <ucontext.h>

# define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
# define MASK_sig(context)    ((context)->uc_sigmask)
#elif defined (__FreeBSD__) || defined(__DragonFly__)
# include <ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
# define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
# define MASK_sig(context)    ((context)->uc_sigmask)
822 823 824 825 826
#elif defined(__OpenBSD__)
# define EIP_sig(context)     ((context)->sc_eip)
# define TRAP_sig(context)    ((context)->sc_trapno)
# define ERROR_sig(context)   ((context)->sc_err)
# define MASK_sig(context)    ((context)->sc_mask)
827 828 829 830
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
831
# define MASK_sig(context)    ((context)->uc_sigmask)
832 833
#endif

834
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
835
                       void *puc)
B
bellard 已提交
836
{
837
    siginfo_t *info = pinfo;
J
Juergen Lock 已提交
838 839 840
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
    ucontext_t *uc = puc;
#elif defined(__OpenBSD__)
841 842
    struct sigcontext *uc = puc;
#else
B
bellard 已提交
843
    struct ucontext *uc = puc;
844
#endif
B
bellard 已提交
845
    unsigned long pc;
846
    int trapno;
B
bellard 已提交
847

848 849
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
850 851 852
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
853
#endif
854 855
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
856 857 858
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
859
                             &MASK_sig(uc), puc);
B
bellard 已提交
860 861
}

862 863
#elif defined(__x86_64__)

864
#ifdef __NetBSD__
865 866 867 868 869 870 871 872 873
#define PC_sig(context)       _UC_MACHINE_PC(context)
#define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
#elif defined(__OpenBSD__)
#define PC_sig(context)       ((context)->sc_rip)
#define TRAP_sig(context)     ((context)->sc_trapno)
#define ERROR_sig(context)    ((context)->sc_err)
#define MASK_sig(context)     ((context)->sc_mask)
J
Juergen Lock 已提交
874 875 876 877 878 879 880
#elif defined (__FreeBSD__) || defined(__DragonFly__)
#include <ucontext.h>

#define PC_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
#define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
#define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
#define MASK_sig(context)     ((context)->uc_sigmask)
881
#else
882 883 884 885
#define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
#define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
886 887
#endif

888
int cpu_signal_handler(int host_signum, void *pinfo,
889 890
                       void *puc)
{
891
    siginfo_t *info = pinfo;
892
    unsigned long pc;
J
Juergen Lock 已提交
893
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
894
    ucontext_t *uc = puc;
895 896
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
897 898 899
#else
    struct ucontext *uc = puc;
#endif
900

901
    pc = PC_sig(uc);
902
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
903 904 905
                             TRAP_sig(uc) == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &MASK_sig(uc), puc);
906 907
}

M
malc 已提交
908
#elif defined(_ARCH_PPC)
B
bellard 已提交
909

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

934 935 936 937 938 939 940 941 942 943 944 945 946 947
#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
#include <ucontext.h>
# define IAR_sig(context)		((context)->uc_mcontext.mc_srr0)
# define MSR_sig(context)		((context)->uc_mcontext.mc_srr1)
# define CTR_sig(context)		((context)->uc_mcontext.mc_ctr)
# define XER_sig(context)		((context)->uc_mcontext.mc_xer)
# define LR_sig(context)		((context)->uc_mcontext.mc_lr)
# define CR_sig(context)		((context)->uc_mcontext.mc_cr)
/* Exception Registers access */
# define DAR_sig(context)		((context)->uc_mcontext.mc_dar)
# define DSISR_sig(context)		((context)->uc_mcontext.mc_dsisr)
# define TRAP_sig(context)		((context)->uc_mcontext.mc_exc)
#endif /* __FreeBSD__|| __FreeBSD_kernel__ */

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

973
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
974
                       void *puc)
B
bellard 已提交
975
{
976
    siginfo_t *info = pinfo;
977 978 979
#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
    ucontext_t *uc = puc;
#else
980
    struct ucontext *uc = puc;
981
#endif
982 983 984
    unsigned long pc;
    int is_write;

985
    pc = IAR_sig(uc);
986 987 988
    is_write = 0;
#if 0
    /* ppc 4xx case */
989
    if (DSISR_sig(uc) & 0x00800000)
990 991
        is_write = 1;
#else
992
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
993 994
        is_write = 1;
#endif
995
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
996
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
997 998
}

B
bellard 已提交
999 1000
#elif defined(__alpha__)

1001
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1002 1003
                           void *puc)
{
1004
    siginfo_t *info = pinfo;
B
bellard 已提交
1005 1006 1007 1008 1009
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1010
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1026
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1027
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1028
}
1029 1030
#elif defined(__sparc__)

1031
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1032
                       void *puc)
1033
{
1034
    siginfo_t *info = pinfo;
1035 1036
    int is_write;
    uint32_t insn;
1037
#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
B
blueswir1 已提交
1038 1039
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1040
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1041 1042
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1043
#ifdef __linux__
B
blueswir1 已提交
1044 1045 1046
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1047 1048 1049 1050 1051
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1052 1053
#endif

1054 1055 1056 1057 1058 1059
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
1060
      case 0x15: // stba
1061
      case 0x06: // sth
1062
      case 0x16: // stha
1063
      case 0x04: // st
1064
      case 0x14: // sta
1065
      case 0x07: // std
1066 1067 1068
      case 0x17: // stda
      case 0x0e: // stx
      case 0x1e: // stxa
1069
      case 0x24: // stf
1070
      case 0x34: // stfa
1071
      case 0x27: // stdf
1072 1073 1074
      case 0x37: // stdfa
      case 0x26: // stqf
      case 0x36: // stqfa
1075
      case 0x25: // stfsr
1076 1077
      case 0x3c: // casa
      case 0x3e: // casxa
1078 1079 1080 1081
	is_write = 1;
	break;
      }
    }
1082
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1083
                             is_write, sigmask, NULL);
1084 1085 1086 1087
}

#elif defined(__arm__)

1088
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1089
                       void *puc)
1090
{
1091
    siginfo_t *info = pinfo;
1092 1093 1094
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1095

1096
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1097 1098
    pc = uc->uc_mcontext.gregs[R15];
#else
1099
    pc = uc->uc_mcontext.arm_pc;
1100
#endif
1101 1102
    /* XXX: compute is_write */
    is_write = 0;
1103
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1104
                             is_write,
P
pbrook 已提交
1105
                             &uc->uc_sigmask, puc);
1106 1107
}

B
bellard 已提交
1108 1109
#elif defined(__mc68000)

1110
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1111 1112
                       void *puc)
{
1113
    siginfo_t *info = pinfo;
B
bellard 已提交
1114 1115 1116
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1117

B
bellard 已提交
1118 1119 1120
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1121
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1122
                             is_write,
1123
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1124 1125
}

B
bellard 已提交
1126 1127 1128 1129 1130 1131 1132
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1133
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1134
{
1135
    siginfo_t *info = pinfo;
B
bellard 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1147
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
1157
                             (sigset_t *)&uc->uc_sigmask, puc);
B
bellard 已提交
1158 1159
}

B
bellard 已提交
1160 1161
#elif defined(__s390__)

1162
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1163 1164
                       void *puc)
{
1165
    siginfo_t *info = pinfo;
B
bellard 已提交
1166 1167 1168
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1169

B
bellard 已提交
1170 1171 1172
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1173
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1174 1175 1176 1177 1178
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1179
int cpu_signal_handler(int host_signum, void *pinfo,
1180 1181
                       void *puc)
{
T
ths 已提交
1182
    siginfo_t *info = pinfo;
1183 1184 1185
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1186

1187 1188
    /* XXX: compute is_write */
    is_write = 0;
1189
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1190
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1191 1192
}

A
aurel32 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1211
#else
B
bellard 已提交
1212

1213
#error host CPU specific signal handler needed
B
bellard 已提交
1214

B
bellard 已提交
1215
#endif
B
bellard 已提交
1216 1217

#endif /* !defined(CONFIG_SOFTMMU) */