cpu-exec.c 52.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
A
aliguori 已提交
25
#include "kvm.h"
B
bellard 已提交
26

27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
38
#ifdef __linux__
39 40
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
41
#endif
42

43 44 45 46 47 48
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

49 50
int tb_invalidated_flag;

B
bellard 已提交
51
//#define DEBUG_EXEC
B
bellard 已提交
52
//#define DEBUG_SIGNAL
B
bellard 已提交
53

B
bellard 已提交
54 55
void cpu_loop_exit(void)
{
56 57 58
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
59 60
    longjmp(env->jmp_env, 1);
}
61

62 63 64
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
65
void cpu_resume_from_signal(CPUState *env1, void *puc)
66 67
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
68
#ifdef __linux__
69
    struct ucontext *uc = puc;
B
blueswir1 已提交
70 71 72
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
73 74 75 76 77 78 79 80 81
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
82
#ifdef __linux__
83
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
84 85 86
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
87 88 89 90 91
    }
#endif
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
        CPU_PC_FROM_TB(env, tb);
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

119 120
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
121
                                      uint64_t flags)
122 123 124 125
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
126

127
    tb_invalidated_flag = 0;
128

129
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
130

131 132 133 134 135 136 137 138 139 140
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
141
        if (tb->pc == pc &&
142
            tb->page_addr[0] == phys_page1 &&
143
            tb->cs_base == cs_base &&
144 145 146
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
147
                virt_page2 = (pc & TARGET_PAGE_MASK) +
148 149 150 151 152 153 154 155 156 157 158
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
159 160
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
161

162 163 164 165 166 167 168 169 170 171
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
172
    uint64_t flags;
173 174 175 176 177 178 179 180 181 182 183

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
184 185 186
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
187 188
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
189
    flags |= (env->condexec_bits << 8);
190 191 192 193
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
blueswir1 已提交
194 195 196
    // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = ((env->pstate & PS_AM) << 2)
        | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
B
bellard 已提交
197
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
198
#else
199 200
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
201 202 203 204
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
205
    flags = env->hflags;
206 207 208
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
209
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
210
    cs_base = 0;
211
    pc = env->active_tc.PC;
P
pbrook 已提交
212
#elif defined(TARGET_M68K)
P
pbrook 已提交
213 214 215
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
216 217
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
218
#elif defined(TARGET_SH4)
A
aurel32 已提交
219 220 221 222
    flags = (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL
                    | DELAY_SLOT_TRUE | DELAY_SLOT_CLEARME))   /* Bits  0- 3 */
            | (env->fpscr & (FPSCR_FR | FPSCR_SZ | FPSCR_PR))  /* Bits 19-21 */
            | (env->sr & (SR_MD | SR_RB));                     /* Bits 29-30 */
T
ths 已提交
223
    cs_base = 0;
B
bellard 已提交
224
    pc = env->pc;
J
j_mayer 已提交
225 226 227 228
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
229
#elif defined(TARGET_CRIS)
230
    flags = env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG | X_FLAG);
231
    flags |= env->dslot;
232 233
    cs_base = 0;
    pc = env->pc;
234 235 236
#else
#error unsupported CPU
#endif
B
bellard 已提交
237
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
238 239
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
240 241 242 243 244
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

B
bellard 已提交
245 246
/* main execution loop */

B
bellard 已提交
247
int cpu_exec(CPUState *env1)
B
bellard 已提交
248
{
P
pbrook 已提交
249 250
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
251 252
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
253
    uint8_t *tc_ptr;
P
pbrook 已提交
254
    unsigned long next_tb;
255

256 257
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
258

259
    cpu_single_env = env1;
B
bellard 已提交
260

B
bellard 已提交
261
    /* first we save global registers */
P
pbrook 已提交
262 263
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
264
    env = env1;
B
bellard 已提交
265

B
bellard 已提交
266
    env_to_regs();
267
#if defined(TARGET_I386)
B
bellard 已提交
268
    /* put eflags in CPU temporary format */
B
bellard 已提交
269 270
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
271
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
272
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273
#elif defined(TARGET_SPARC)
P
pbrook 已提交
274 275 276 277
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
278 279 280
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
281
#elif defined(TARGET_MIPS)
B
bellard 已提交
282
#elif defined(TARGET_SH4)
283
#elif defined(TARGET_CRIS)
B
bellard 已提交
284
    /* XXXXX */
B
bellard 已提交
285 286 287
#else
#error unsupported target CPU
#endif
288
    env->exception_index = -1;
289

B
bellard 已提交
290
    /* prepare setjmp context for exception handling */
291 292
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
293
            env->current_tb = NULL;
294 295 296 297 298 299 300 301
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
302
                       which will be handled outside the cpu execution
303
                       loop */
B
bellard 已提交
304
#if defined(TARGET_I386)
305 306 307
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
308
                                      env->exception_next_eip);
309 310
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
311
#endif
312 313 314
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
315
#if defined(TARGET_I386)
316 317 318
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
319 320 321
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
322
                                 env->exception_next_eip, 0);
323 324
                    /* successfully delivered */
                    env->old_exception = -1;
325 326
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
327 328
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
329
#elif defined(TARGET_SPARC)
330
                    do_interrupt(env);
B
bellard 已提交
331 332
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
333 334
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
335 336
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
337 338
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
339 340
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
341
#endif
342 343
                }
                env->exception_index = -1;
344
            }
B
bellard 已提交
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
368
            }
B
bellard 已提交
369 370
#endif

A
aliguori 已提交
371 372 373 374 375 376 377 378 379 380 381 382 383
            if (kvm_enabled()) {
                int ret;
                ret = kvm_cpu_exec(env);
                if ((env->interrupt_request & CPU_INTERRUPT_EXIT)) {
                    env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
                } else if (env->halted) {
                    cpu_loop_exit();
                } else
                    longjmp(env->jmp_env, 1);
            }

384
            next_tb = 0; /* force lookup of first TB */
385
            for(;;) {
B
bellard 已提交
386
                interrupt_request = env->interrupt_request;
387
                if (unlikely(interrupt_request) &&
388
                    likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
389 390 391 392 393
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
394
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
395
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
396 397 398 399 400 401 402
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
403
#if defined(TARGET_I386)
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
                    if (env->hflags2 & HF2_GIF_MASK) {
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
                            if (loglevel & CPU_LOG_TB_IN_ASM) {
                                fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                            }
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
434
#if !defined(CONFIG_USER_ONLY)
435 436 437 438 439 440 441 442 443 444 445 446
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                            if (loglevel & CPU_LOG_TB_IN_ASM)
                                fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
                            do_interrupt(intno, 0, 0, 0, 1);
                            next_tb = 0;
B
bellard 已提交
447
#endif
448
                        }
B
bellard 已提交
449
                    }
450
#elif defined(TARGET_PPC)
451 452 453 454 455
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
456
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
457 458 459
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
460
                        next_tb = 0;
461
                    }
B
bellard 已提交
462 463
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
464
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
465
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
466 467
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
468 469 470 471 472
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
473
                        next_tb = 0;
B
bellard 已提交
474
                    }
475
#elif defined(TARGET_SPARC)
B
bellard 已提交
476 477 478 479 480 481 482 483 484
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
485 486
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
487
			    env->interrupt_index = 0;
B
blueswir1 已提交
488 489 490
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
491
                        next_tb = 0;
B
bellard 已提交
492
			}
493 494 495
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
496
		    }
B
bellard 已提交
497 498 499 500 501
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
502
                        next_tb = 0;
B
bellard 已提交
503
                    }
P
pbrook 已提交
504 505 506 507 508 509 510 511 512
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
513
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
514 515
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
516 517
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
518
                        next_tb = 0;
B
bellard 已提交
519
                    }
B
bellard 已提交
520
#elif defined(TARGET_SH4)
521 522
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
523
                        next_tb = 0;
524
                    }
J
j_mayer 已提交
525 526 527
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
528
                        next_tb = 0;
J
j_mayer 已提交
529
                    }
530
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
531 532 533 534 535 536 537 538 539
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
540
                        do_interrupt(env);
541
                        next_tb = 0;
542
                    }
P
pbrook 已提交
543 544 545 546 547 548 549 550 551 552 553
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
554
                        next_tb = 0;
P
pbrook 已提交
555
                    }
B
bellard 已提交
556
#endif
B
bellard 已提交
557 558
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
559
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
560 561 562
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
563
                        next_tb = 0;
564
                    }
B
bellard 已提交
565 566 567 568 569
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
570
                }
B
bellard 已提交
571
#ifdef DEBUG_EXEC
B
bellard 已提交
572
                if ((loglevel & CPU_LOG_TB_CPU)) {
573
                    /* restore flags in standard format */
574 575
                    regs_to_env();
#if defined(TARGET_I386)
576
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
577
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
578
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
579
#elif defined(TARGET_ARM)
B
bellard 已提交
580
                    cpu_dump_state(env, logfile, fprintf, 0);
581
#elif defined(TARGET_SPARC)
B
bellard 已提交
582
                    cpu_dump_state(env, logfile, fprintf, 0);
583
#elif defined(TARGET_PPC)
B
bellard 已提交
584
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
585 586 587 588 589 590
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
591 592
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
593 594
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
595 596
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
597 598
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
599
#else
600
#error unsupported target CPU
B
bellard 已提交
601
#endif
602
                }
B
bellard 已提交
603
#endif
P
pbrook 已提交
604
                spin_lock(&tb_lock);
605
                tb = tb_find_fast();
P
pbrook 已提交
606 607 608 609 610 611 612
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
613
                    tb_invalidated_flag = 0;
P
pbrook 已提交
614
                }
615
#ifdef DEBUG_EXEC
B
bellard 已提交
616
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
617 618 619
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
620
                }
621
#endif
622 623 624
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
625
                {
626
                    if (next_tb != 0 &&
627
#ifdef USE_KQEMU
628 629
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
630
                        tb->page_addr[1] == -1) {
631
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
632
                }
B
bellard 已提交
633
                }
P
pbrook 已提交
634
                spin_unlock(&tb_lock);
B
bellard 已提交
635
                env->current_tb = tb;
636 637 638 639 640 641 642 643

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
                if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
                    env->current_tb = NULL;

P
pbrook 已提交
644 645
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
646
                /* execute the generated code */
647 648
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
P
pbrook 已提交
649
                    env = cpu_single_env;
650 651
#define env cpu_single_env
#endif
P
pbrook 已提交
652 653 654
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
655
                        /* Instruction counter expired.  */
P
pbrook 已提交
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
                        CPU_PC_FROM_TB(env, tb);
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
682 683
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
684 685 686 687 688 689
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
690
#endif
T
ths 已提交
691
            } /* for(;;) */
692
        } else {
B
bellard 已提交
693
            env_to_regs();
B
bellard 已提交
694
        }
695 696
    } /* for(;;) */

B
bellard 已提交
697

B
bellard 已提交
698
#if defined(TARGET_I386)
B
bellard 已提交
699
    /* restore flags in standard format */
B
bellard 已提交
700
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
701
#elif defined(TARGET_ARM)
B
bellard 已提交
702
    /* XXX: Save/restore host fpu exception state?.  */
703
#elif defined(TARGET_SPARC)
704
#elif defined(TARGET_PPC)
P
pbrook 已提交
705 706 707 708 709
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
710
#elif defined(TARGET_MIPS)
B
bellard 已提交
711
#elif defined(TARGET_SH4)
J
j_mayer 已提交
712
#elif defined(TARGET_ALPHA)
713
#elif defined(TARGET_CRIS)
B
bellard 已提交
714
    /* XXXXX */
B
bellard 已提交
715 716 717
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
718 719 720 721

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
722
    /* fail safe : never use cpu_single_env outside cpu_exec() */
723
    cpu_single_env = NULL;
B
bellard 已提交
724 725
    return ret;
}
B
bellard 已提交
726

727 728 729 730
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
731 732 733
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
734 735 736
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
737
#endif
738 739
}

B
bellard 已提交
740
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
741

B
bellard 已提交
742 743 744 745 746 747
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
748
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
749
        selector &= 0xffff;
750
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
751
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
752
    } else {
B
bellard 已提交
753
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
754
    }
B
bellard 已提交
755 756
    env = saved_env;
}
B
bellard 已提交
757

758
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
759 760 761 762 763
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
764

765
    helper_fsave(ptr, data32);
766 767 768 769

    env = saved_env;
}

770
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
771 772 773 774 775
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
776

777
    helper_frstor(ptr, data32);
778 779 780 781

    env = saved_env;
}

B
bellard 已提交
782 783
#endif /* TARGET_I386 */

B
bellard 已提交
784 785
#if !defined(CONFIG_SOFTMMU)

786 787
#if defined(TARGET_I386)

788
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
789 790 791
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
792
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
793
                                    int is_write, sigset_t *old_set,
794
                                    void *puc)
B
bellard 已提交
795
{
B
bellard 已提交
796 797
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
798

B
bellard 已提交
799 800
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
801
#if defined(DEBUG_SIGNAL)
802
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
803
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
804
#endif
805
    /* XXX: locking issue */
806
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
807 808
        return 1;
    }
809

810
    /* see if it is an MMU fault */
811
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
812 813 814 815 816
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
817 818
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
819 820
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
821
        cpu_restore_state(tb, env, pc, puc);
822
    }
B
bellard 已提交
823
    if (ret == 1) {
824
#if 0
825
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
826
               env->eip, env->cr[2], env->error_code);
827
#endif
B
bellard 已提交
828 829 830
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
831
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
832 833
    } else {
        /* activate soft MMU for this block */
834
        env->hflags |= HF_SOFTMMU_MASK;
835
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
836
    }
837 838 839 840
    /* never comes here */
    return 1;
}

B
bellard 已提交
841
#elif defined(TARGET_ARM)
842
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
843 844
                                    int is_write, sigset_t *old_set,
                                    void *puc)
845
{
B
bellard 已提交
846 847 848 849 850 851
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
852
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
853 854
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
855
    /* XXX: locking issue */
856
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
857 858
        return 1;
    }
B
bellard 已提交
859
    /* see if it is an MMU fault */
860
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
876 877
    /* never comes here */
    return 1;
878
}
879 880
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
881 882
                                    int is_write, sigset_t *old_set,
                                    void *puc)
883
{
B
bellard 已提交
884 885 886 887 888 889
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
890
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
891 892
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
893
    /* XXX: locking issue */
894
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
895 896
        return 1;
    }
B
bellard 已提交
897
    /* see if it is an MMU fault */
898
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
914 915
    /* never comes here */
    return 1;
916
}
917 918
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
919 920
                                    int is_write, sigset_t *old_set,
                                    void *puc)
921 922
{
    TranslationBlock *tb;
923
    int ret;
924

925 926 927
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
928
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
929 930 931
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
932
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
933 934 935
        return 1;
    }

936
    /* see if it is an MMU fault */
937
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
938 939 940 941 942
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

943 944 945 946 947
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
948
        cpu_restore_state(tb, env, pc, puc);
949
    }
950
    if (ret == 1) {
951
#if 0
952
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
953
               env->nip, env->error_code, tb);
954 955 956
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
957
        sigprocmask(SIG_SETMASK, old_set, NULL);
958
        do_raise_exception_err(env->exception_index, env->error_code);
959 960
    } else {
        /* activate soft MMU for this block */
961
        cpu_resume_from_signal(env, puc);
962
    }
963
    /* never comes here */
P
pbrook 已提交
964 965 966 967 968 969 970 971 972 973 974 975 976 977
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
978
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
979 980 981 982 983 984 985
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
986
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1003 1004
    return 1;
}
B
bellard 已提交
1005 1006 1007 1008 1009 1010 1011 1012

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1013

B
bellard 已提交
1014 1015 1016
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1017
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1018 1019 1020
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1021
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1022 1023 1024 1025
        return 1;
    }

    /* see if it is an MMU fault */
1026
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1041
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1042
               env->PC, env->error_code, tb);
B
bellard 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1056 1057 1058 1059 1060 1061 1062
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1063

B
bellard 已提交
1064 1065 1066
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1067
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1068 1069 1070 1071 1072 1073 1074 1075
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1076
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1077 1078 1079 1080 1081 1082
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1083 1084 1085 1086 1087 1088 1089
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1090
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1108

J
j_mayer 已提交
1109 1110 1111
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1112
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1113 1114 1115 1116 1117 1118 1119 1120
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1121
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1122 1123 1124 1125 1126 1127
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1128 1129 1130 1131 1132 1133 1134
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1135
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1136 1137 1138 1139
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1140 1141
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1142 1143 1144
    /* never comes here */
    return 1;
}
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1165
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1186 1187 1188
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1189

B
bellard 已提交
1190 1191
#if defined(__i386__)

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1204
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1205
                       void *puc)
B
bellard 已提交
1206
{
1207
    siginfo_t *info = pinfo;
B
bellard 已提交
1208 1209
    struct ucontext *uc = puc;
    unsigned long pc;
1210
    int trapno;
B
bellard 已提交
1211

1212 1213
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1214 1215 1216
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1217
#endif
1218 1219
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1220 1221 1222 1223
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1224 1225
}

1226 1227
#elif defined(__x86_64__)

1228
int cpu_signal_handler(int host_signum, void *pinfo,
1229 1230
                       void *puc)
{
1231
    siginfo_t *info = pinfo;
1232 1233 1234 1235
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1236 1237
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1238 1239 1240 1241
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1242
#elif defined(__powerpc__)
B
bellard 已提交
1243

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1293
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1294
                       void *puc)
B
bellard 已提交
1295
{
1296
    siginfo_t *info = pinfo;
1297 1298 1299 1300
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1301
    pc = IAR_sig(uc);
1302 1303 1304
    is_write = 0;
#if 0
    /* ppc 4xx case */
1305
    if (DSISR_sig(uc) & 0x00800000)
1306 1307
        is_write = 1;
#else
1308
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1309 1310
        is_write = 1;
#endif
1311
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1312
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1313 1314
}

B
bellard 已提交
1315 1316
#elif defined(__alpha__)

1317
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1318 1319
                           void *puc)
{
1320
    siginfo_t *info = pinfo;
B
bellard 已提交
1321 1322 1323 1324 1325
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1326
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1342
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1343
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1344
}
1345 1346
#elif defined(__sparc__)

1347
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1348
                       void *puc)
1349
{
1350
    siginfo_t *info = pinfo;
1351 1352
    int is_write;
    uint32_t insn;
1353
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1354 1355
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1356
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1357 1358
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1359
#ifdef __linux__
B
blueswir1 已提交
1360 1361 1362
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1363 1364 1365 1366 1367
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1368 1369
#endif

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1386
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1387
                             is_write, sigmask, NULL);
1388 1389 1390 1391
}

#elif defined(__arm__)

1392
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1393
                       void *puc)
1394
{
1395
    siginfo_t *info = pinfo;
1396 1397 1398
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1399

1400
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1401 1402
    pc = uc->uc_mcontext.gregs[R15];
#else
1403
    pc = uc->uc_mcontext.arm_pc;
1404
#endif
1405 1406
    /* XXX: compute is_write */
    is_write = 0;
1407
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1408
                             is_write,
P
pbrook 已提交
1409
                             &uc->uc_sigmask, puc);
1410 1411
}

B
bellard 已提交
1412 1413
#elif defined(__mc68000)

1414
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1415 1416
                       void *puc)
{
1417
    siginfo_t *info = pinfo;
B
bellard 已提交
1418 1419 1420
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1421

B
bellard 已提交
1422 1423 1424
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1425
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1426
                             is_write,
1427
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1428 1429
}

B
bellard 已提交
1430 1431 1432 1433 1434 1435 1436
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1437
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1438
{
1439
    siginfo_t *info = pinfo;
B
bellard 已提交
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1451
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1464 1465
#elif defined(__s390__)

1466
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1467 1468
                       void *puc)
{
1469
    siginfo_t *info = pinfo;
B
bellard 已提交
1470 1471 1472
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1473

B
bellard 已提交
1474 1475 1476
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1477
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1478 1479 1480 1481 1482
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1483
int cpu_signal_handler(int host_signum, void *pinfo,
1484 1485
                       void *puc)
{
T
ths 已提交
1486
    siginfo_t *info = pinfo;
1487 1488 1489
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1490

1491 1492
    /* XXX: compute is_write */
    is_write = 0;
1493
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1494
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1495 1496
}

A
aurel32 已提交
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1515
#else
B
bellard 已提交
1516

1517
#error host CPU specific signal handler needed
B
bellard 已提交
1518

B
bellard 已提交
1519
#endif
B
bellard 已提交
1520 1521

#endif /* !defined(CONFIG_SOFTMMU) */