cpu-exec.c 49.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
B
bellard 已提交
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

38 39
int tb_invalidated_flag;

B
bellard 已提交
40
//#define DEBUG_EXEC
B
bellard 已提交
41
//#define DEBUG_SIGNAL
B
bellard 已提交
42

B
bellard 已提交
43 44
void cpu_loop_exit(void)
{
45 46 47
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
48 49
    longjmp(env->jmp_env, 1);
}
50

P
pbrook 已提交
51
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
52 53
#define reg_T2
#endif
B
bellard 已提交
54

55 56 57
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
58
void cpu_resume_from_signal(CPUState *env1, void *puc)
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

77 78 79

static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
80
                                      uint64_t flags)
81 82 83 84 85 86
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
87

88 89 90
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
91

92
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
93

94 95 96 97 98 99 100 101 102 103
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
104
        if (tb->pc == pc &&
105
            tb->page_addr[0] == phys_page1 &&
106
            tb->cs_base == cs_base &&
107 108 109
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
110
                virt_page2 = (pc & TARGET_PAGE_MASK) +
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
130
        tb_invalidated_flag = 1;
131 132 133 134 135 136 137
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
    cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
138

139 140 141 142 143 144 145
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
146

147 148 149 150 151 152 153 154 155 156 157
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
158
    uint64_t flags;
159 160 161 162 163 164 165

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
T
ths 已提交
166
    flags |= env->intercept;
167 168 169 170
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
171 172 173
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
174 175
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
176
    flags |= (env->condexec_bits << 8);
177 178 179 180
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
181 182 183
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
184
#else
185 186
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
187 188 189 190
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
191
    flags = env->hflags;
192 193 194
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
195
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
196
    cs_base = 0;
197
    pc = env->PC[env->current_tc];
P
pbrook 已提交
198
#elif defined(TARGET_M68K)
P
pbrook 已提交
199 200 201
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
202 203
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
204
#elif defined(TARGET_SH4)
T
ths 已提交
205 206
    flags = env->flags;
    cs_base = 0;
B
bellard 已提交
207
    pc = env->pc;
J
j_mayer 已提交
208 209 210 211
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
212 213 214 215
#elif defined(TARGET_CRIS)
    flags = 0;
    cs_base = 0;
    pc = env->pc;
216 217 218 219 220 221 222
#else
#error unsupported CPU
#endif
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
223 224 225 226 227 228 229 230
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
            T0 = 0;
        }
231 232 233 234
    }
    return tb;
}

P
pbrook 已提交
235 236 237 238 239
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#define BREAK_CHAIN tmp_T0 = 0
#else
#define BREAK_CHAIN T0 = 0
#endif
240

B
bellard 已提交
241 242
/* main execution loop */

B
bellard 已提交
243
int cpu_exec(CPUState *env1)
B
bellard 已提交
244
{
P
pbrook 已提交
245 246 247
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
248 249 250 251
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
#endif
B
bellard 已提交
252
#if defined(__sparc__) && !defined(HOST_SOLARIS)
253 254
    int saved_i7;
    target_ulong tmp_T0;
B
bellard 已提交
255
#endif
256
    int ret, interrupt_request;
B
bellard 已提交
257
    void (*gen_func)(void);
258
    TranslationBlock *tb;
B
bellard 已提交
259
    uint8_t *tc_ptr;
260

261 262
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
263

264
    cpu_single_env = env1;
B
bellard 已提交
265

B
bellard 已提交
266
    /* first we save global registers */
P
pbrook 已提交
267 268
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
269
    env = env1;
B
bellard 已提交
270
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
271 272 273 274
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

B
bellard 已提交
275
    env_to_regs();
276
#if defined(TARGET_I386)
B
bellard 已提交
277
    /* put eflags in CPU temporary format */
B
bellard 已提交
278 279
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
280
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
281
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
282
#elif defined(TARGET_SPARC)
B
bellard 已提交
283 284 285
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
P
pbrook 已提交
286 287 288 289
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
290 291 292
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
293
#elif defined(TARGET_MIPS)
B
bellard 已提交
294
#elif defined(TARGET_SH4)
295
#elif defined(TARGET_CRIS)
B
bellard 已提交
296
    /* XXXXX */
B
bellard 已提交
297 298 299
#else
#error unsupported target CPU
#endif
300
    env->exception_index = -1;
301

B
bellard 已提交
302
    /* prepare setjmp context for exception handling */
303 304
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
305
            env->current_tb = NULL;
306 307 308 309 310 311 312 313
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
314
                       which will be handled outside the cpu execution
315
                       loop */
B
bellard 已提交
316
#if defined(TARGET_I386)
317 318 319
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
320
                                      env->exception_next_eip);
B
bellard 已提交
321
#endif
322 323 324
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
325
#if defined(TARGET_I386)
326 327 328
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
329 330 331
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
332
                                 env->exception_next_eip, 0);
333 334
                    /* successfully delivered */
                    env->old_exception = -1;
335 336
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
337 338
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
339
#elif defined(TARGET_SPARC)
B
bellard 已提交
340
                    do_interrupt(env->exception_index);
B
bellard 已提交
341 342
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
343 344
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
345 346
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
347 348
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
349 350
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
351
#endif
352 353
                }
                env->exception_index = -1;
354
            }
B
bellard 已提交
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
378
            }
B
bellard 已提交
379 380
#endif

381 382
            T0 = 0; /* force lookup of first TB */
            for(;;) {
B
bellard 已提交
383
#if defined(__sparc__) && !defined(HOST_SOLARIS)
384
                /* g1 can be modified by some libc? functions */
385
                tmp_T0 = T0;
386
#endif
B
bellard 已提交
387
                interrupt_request = env->interrupt_request;
T
ths 已提交
388 389 390 391 392
                if (__builtin_expect(interrupt_request, 0)
#if defined(TARGET_I386)
			&& env->hflags & HF_GIF_MASK
#endif
				) {
393 394 395 396 397
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
398
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
399
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
400 401 402 403 404 405 406
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
407
#if defined(TARGET_I386)
B
bellard 已提交
408 409
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
T
ths 已提交
410
                        svm_check_intercept(SVM_EXIT_SMI);
B
bellard 已提交
411 412
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
P
pbrook 已提交
413
                        BREAK_CHAIN;
B
bellard 已提交
414
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
415
                        (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
416
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
417
                        int intno;
T
ths 已提交
418
                        svm_check_intercept(SVM_EXIT_INTR);
T
ths 已提交
419
                        env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
420
                        intno = cpu_get_pic_interrupt(env);
421
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
422 423
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
424
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
425 426
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
P
pbrook 已提交
427
                        BREAK_CHAIN;
T
ths 已提交
428 429 430 431 432 433
#if !defined(CONFIG_USER_ONLY)
                    } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                        (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                         int intno;
                         /* FIXME: this should respect TPR */
                         env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
T
ths 已提交
434
                         svm_check_intercept(SVM_EXIT_VINTR);
T
ths 已提交
435 436 437 438
                         intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                         if (loglevel & CPU_LOG_TB_IN_ASM)
                             fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
	                 do_interrupt(intno, 0, 0, -1, 1);
T
ths 已提交
439 440
                         stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
                                  ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
P
pbrook 已提交
441
                        BREAK_CHAIN;
B
bellard 已提交
442
#endif
B
bellard 已提交
443
                    }
444
#elif defined(TARGET_PPC)
445 446 447 448 449
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
450
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
451 452 453
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
P
pbrook 已提交
454
                        BREAK_CHAIN;
455
                    }
B
bellard 已提交
456 457
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
458
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
459
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
460 461
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
462 463 464 465 466
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
P
pbrook 已提交
467
                        BREAK_CHAIN;
B
bellard 已提交
468
                    }
469
#elif defined(TARGET_SPARC)
B
bellard 已提交
470 471 472 473 474 475 476 477 478 479 480
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
blueswir1 已提交
481 482 483
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
P
pbrook 已提交
484
                        BREAK_CHAIN;
B
bellard 已提交
485
			}
486 487 488
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
489
		    }
B
bellard 已提交
490 491 492 493 494
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
P
pbrook 已提交
495
                        BREAK_CHAIN;
B
bellard 已提交
496
                    }
P
pbrook 已提交
497 498 499 500 501 502 503 504 505
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
506
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
507 508
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
509 510
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
P
pbrook 已提交
511
                        BREAK_CHAIN;
B
bellard 已提交
512
                    }
B
bellard 已提交
513 514
#elif defined(TARGET_SH4)
		    /* XXXXX */
J
j_mayer 已提交
515 516 517
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
P
pbrook 已提交
518
                        BREAK_CHAIN;
J
j_mayer 已提交
519
                    }
520 521 522 523
#elif defined(TARGET_CRIS)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
			env->interrupt_request &= ~CPU_INTERRUPT_HARD;
P
pbrook 已提交
524
                        BREAK_CHAIN;
525
                    }
P
pbrook 已提交
526 527 528 529 530 531 532 533 534 535 536
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
P
pbrook 已提交
537
                        BREAK_CHAIN;
P
pbrook 已提交
538
                    }
B
bellard 已提交
539
#endif
B
bellard 已提交
540 541
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
542
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
543 544 545
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
P
pbrook 已提交
546
                        BREAK_CHAIN;
547
                    }
B
bellard 已提交
548 549 550 551 552
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
553
                }
B
bellard 已提交
554
#ifdef DEBUG_EXEC
B
bellard 已提交
555
                if ((loglevel & CPU_LOG_TB_CPU)) {
556
                    /* restore flags in standard format */
557 558
                    regs_to_env();
#if defined(TARGET_I386)
559
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
560
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
561
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
562
#elif defined(TARGET_ARM)
B
bellard 已提交
563
                    cpu_dump_state(env, logfile, fprintf, 0);
564
#elif defined(TARGET_SPARC)
B
bellard 已提交
565 566 567
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
568
#elif defined(TARGET_PPC)
B
bellard 已提交
569
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
570 571 572 573 574 575
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
576 577
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
578 579
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
580 581
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
582 583
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
584
#else
585
#error unsupported target CPU
B
bellard 已提交
586
#endif
587
                }
B
bellard 已提交
588
#endif
589
                tb = tb_find_fast();
590
#ifdef DEBUG_EXEC
B
bellard 已提交
591
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
592 593 594
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
595
                }
596
#endif
B
bellard 已提交
597
#if defined(__sparc__) && !defined(HOST_SOLARIS)
598
                T0 = tmp_T0;
599
#endif
600 601 602
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
603
                {
604
                    if (T0 != 0 &&
605 606 607
#if USE_KQEMU
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
608
                        tb->page_addr[1] == -1) {
609
                    spin_lock(&tb_lock);
B
bellard 已提交
610
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
611 612
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
613
                }
614
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
615
                env->current_tb = tb;
616 617
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
618
#if defined(__sparc__)
619 620 621
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
622
                                     : "r" (gen_func)
B
bellard 已提交
623
                                     : "i0", "i1", "i2", "i3", "i4", "i5",
624
                                       "o0", "o1", "o2", "o3", "o4", "o5",
B
bellard 已提交
625 626
                                       "l0", "l1", "l2", "l3", "l4", "l5",
                                       "l6", "l7");
627
#elif defined(__arm__)
628 629 630 631 632 633
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
B
bellard 已提交
634 635 636 637 638 639 640 641 642
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
643
#else
644
                gen_func();
B
bellard 已提交
645
#endif
B
bellard 已提交
646
                env->current_tb = NULL;
B
bellard 已提交
647 648 649
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
650 651
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
652 653 654
                    /* do not allow linking to another block */
                    T0 = 0;
                }
655 656 657 658 659 660 661
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
662
#endif
T
ths 已提交
663
            } /* for(;;) */
664
        } else {
B
bellard 已提交
665
            env_to_regs();
B
bellard 已提交
666
        }
667 668
    } /* for(;;) */

B
bellard 已提交
669

B
bellard 已提交
670
#if defined(TARGET_I386)
B
bellard 已提交
671
    /* restore flags in standard format */
B
bellard 已提交
672
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
673
#elif defined(TARGET_ARM)
B
bellard 已提交
674
    /* XXX: Save/restore host fpu exception state?.  */
675
#elif defined(TARGET_SPARC)
B
bellard 已提交
676 677 678
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
679
#elif defined(TARGET_PPC)
P
pbrook 已提交
680 681 682 683 684
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
685
#elif defined(TARGET_MIPS)
B
bellard 已提交
686
#elif defined(TARGET_SH4)
J
j_mayer 已提交
687
#elif defined(TARGET_ALPHA)
688
#elif defined(TARGET_CRIS)
B
bellard 已提交
689
    /* XXXXX */
B
bellard 已提交
690 691 692
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
693 694

    /* restore global registers */
B
bellard 已提交
695
#if defined(__sparc__) && !defined(HOST_SOLARIS)
696
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
697
#endif
P
pbrook 已提交
698 699
#include "hostregs_helper.h"

B
bellard 已提交
700
    /* fail safe : never use cpu_single_env outside cpu_exec() */
701
    cpu_single_env = NULL;
B
bellard 已提交
702 703
    return ret;
}
B
bellard 已提交
704

705 706 707 708
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
709 710 711
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
712 713 714
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
715
#endif
716 717
}

B
bellard 已提交
718
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
719

B
bellard 已提交
720 721 722 723 724 725
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
726
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
727
        selector &= 0xffff;
728
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
729
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
730
    } else {
B
bellard 已提交
731
        load_seg(seg_reg, selector);
B
bellard 已提交
732
    }
B
bellard 已提交
733 734
    env = saved_env;
}
B
bellard 已提交
735

736
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
737 738 739 740 741
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
742

743
    helper_fsave(ptr, data32);
744 745 746 747

    env = saved_env;
}

748
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
749 750 751 752 753
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
754

755
    helper_frstor(ptr, data32);
756 757 758 759

    env = saved_env;
}

B
bellard 已提交
760 761
#endif /* TARGET_I386 */

B
bellard 已提交
762 763
#if !defined(CONFIG_SOFTMMU)

764 765
#if defined(TARGET_I386)

766
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
767 768 769
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
770
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
771
                                    int is_write, sigset_t *old_set,
772
                                    void *puc)
B
bellard 已提交
773
{
B
bellard 已提交
774 775
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
776

B
bellard 已提交
777 778
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
779
#if defined(DEBUG_SIGNAL)
780
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
781
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
782
#endif
783
    /* XXX: locking issue */
784
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
785 786
        return 1;
    }
787

788
    /* see if it is an MMU fault */
789
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
790 791 792 793 794
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
795 796
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
797 798
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
799
        cpu_restore_state(tb, env, pc, puc);
800
    }
B
bellard 已提交
801
    if (ret == 1) {
802
#if 0
803
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
804
               env->eip, env->cr[2], env->error_code);
805
#endif
B
bellard 已提交
806 807 808
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
809
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
810 811
    } else {
        /* activate soft MMU for this block */
812
        env->hflags |= HF_SOFTMMU_MASK;
813
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
814
    }
815 816 817 818
    /* never comes here */
    return 1;
}

B
bellard 已提交
819
#elif defined(TARGET_ARM)
820
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
821 822
                                    int is_write, sigset_t *old_set,
                                    void *puc)
823
{
B
bellard 已提交
824 825 826 827 828 829
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
830
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
831 832
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
833
    /* XXX: locking issue */
834
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
835 836
        return 1;
    }
B
bellard 已提交
837
    /* see if it is an MMU fault */
838
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
854
}
855 856
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
857 858
                                    int is_write, sigset_t *old_set,
                                    void *puc)
859
{
B
bellard 已提交
860 861 862 863 864 865
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
866
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
867 868
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
869
    /* XXX: locking issue */
870
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
871 872
        return 1;
    }
B
bellard 已提交
873
    /* see if it is an MMU fault */
874
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
890
}
891 892
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
893 894
                                    int is_write, sigset_t *old_set,
                                    void *puc)
895 896
{
    TranslationBlock *tb;
897
    int ret;
898

899 900 901
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
902
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
903 904 905
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
906
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
907 908 909
        return 1;
    }

910
    /* see if it is an MMU fault */
911
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
912 913 914 915 916
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

917 918 919 920 921
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
922
        cpu_restore_state(tb, env, pc, puc);
923
    }
924
    if (ret == 1) {
925
#if 0
926
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
927
               env->nip, env->error_code, tb);
928 929 930
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
931
        sigprocmask(SIG_SETMASK, old_set, NULL);
932
        do_raise_exception_err(env->exception_index, env->error_code);
933 934
    } else {
        /* activate soft MMU for this block */
935
        cpu_resume_from_signal(env, puc);
936
    }
937
    /* never comes here */
P
pbrook 已提交
938 939 940 941 942 943 944 945 946 947 948 949 950 951
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
952
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
953 954 955 956 957 958 959
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
960
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
977 978
    return 1;
}
B
bellard 已提交
979 980 981 982 983 984 985 986

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
987

B
bellard 已提交
988 989 990
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
991
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
992 993 994
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
995
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
996 997 998 999
        return 1;
    }

    /* see if it is an MMU fault */
1000
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1015
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1016
               env->PC, env->error_code, tb);
B
bellard 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1030 1031 1032 1033 1034 1035 1036
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1037

B
bellard 已提交
1038 1039 1040
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1041
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1042 1043 1044 1045 1046 1047 1048 1049
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1050
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1051 1052 1053 1054 1055 1056
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1057 1058 1059 1060 1061 1062 1063
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1064
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1082

J
j_mayer 已提交
1083 1084 1085
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1086
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1087 1088 1089 1090 1091 1092 1093 1094
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1095
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1096 1097 1098 1099 1100 1101
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1102 1103 1104 1105 1106 1107 1108
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1109
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1110 1111 1112 1113
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1114 1115
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1116 1117 1118
    /* never comes here */
    return 1;
}
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1139
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1164 1165 1166
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1167

B
bellard 已提交
1168 1169
#if defined(__i386__)

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1182
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1183
                       void *puc)
B
bellard 已提交
1184
{
1185
    siginfo_t *info = pinfo;
B
bellard 已提交
1186 1187
    struct ucontext *uc = puc;
    unsigned long pc;
1188
    int trapno;
B
bellard 已提交
1189

1190 1191
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1192 1193 1194
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1195
#endif
1196 1197
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1198 1199 1200 1201
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1202 1203
}

1204 1205
#elif defined(__x86_64__)

1206
int cpu_signal_handler(int host_signum, void *pinfo,
1207 1208
                       void *puc)
{
1209
    siginfo_t *info = pinfo;
1210 1211 1212 1213
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1214 1215
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1216 1217 1218 1219
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1220
#elif defined(__powerpc__)
B
bellard 已提交
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1271
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1272
                       void *puc)
B
bellard 已提交
1273
{
1274
    siginfo_t *info = pinfo;
1275 1276 1277 1278
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1279
    pc = IAR_sig(uc);
1280 1281 1282
    is_write = 0;
#if 0
    /* ppc 4xx case */
1283
    if (DSISR_sig(uc) & 0x00800000)
1284 1285
        is_write = 1;
#else
1286
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1287 1288
        is_write = 1;
#endif
1289
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1290
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1291 1292
}

B
bellard 已提交
1293 1294
#elif defined(__alpha__)

1295
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1296 1297
                           void *puc)
{
1298
    siginfo_t *info = pinfo;
B
bellard 已提交
1299 1300 1301 1302 1303
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1304
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1320
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1321
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1322
}
1323 1324
#elif defined(__sparc__)

1325
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1326
                       void *puc)
1327
{
1328
    siginfo_t *info = pinfo;
1329 1330 1331 1332 1333
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
1334

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1353
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1354
                             is_write, sigmask, NULL);
1355 1356 1357 1358
}

#elif defined(__arm__)

1359
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1360
                       void *puc)
1361
{
1362
    siginfo_t *info = pinfo;
1363 1364 1365
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1366

1367 1368 1369
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
1370
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1371
                             is_write,
P
pbrook 已提交
1372
                             &uc->uc_sigmask, puc);
1373 1374
}

B
bellard 已提交
1375 1376
#elif defined(__mc68000)

1377
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1378 1379
                       void *puc)
{
1380
    siginfo_t *info = pinfo;
B
bellard 已提交
1381 1382 1383
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1384

B
bellard 已提交
1385 1386 1387
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1388
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1389
                             is_write,
1390
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1391 1392
}

B
bellard 已提交
1393 1394 1395 1396 1397 1398 1399
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1400
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1401
{
1402
    siginfo_t *info = pinfo;
B
bellard 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1414
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1427 1428
#elif defined(__s390__)

1429
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1430 1431
                       void *puc)
{
1432
    siginfo_t *info = pinfo;
B
bellard 已提交
1433 1434 1435
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1436

B
bellard 已提交
1437 1438 1439
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1440
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1441 1442 1443 1444 1445
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1446
int cpu_signal_handler(int host_signum, void *pinfo,
1447 1448
                       void *puc)
{
T
ths 已提交
1449
    siginfo_t *info = pinfo;
1450 1451 1452
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1453

1454 1455
    /* XXX: compute is_write */
    is_write = 0;
1456
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1457
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1458 1459
}

B
bellard 已提交
1460
#else
B
bellard 已提交
1461

1462
#error host CPU specific signal handler needed
B
bellard 已提交
1463

B
bellard 已提交
1464
#endif
B
bellard 已提交
1465 1466

#endif /* !defined(CONFIG_SOFTMMU) */