cpu-exec.c 51.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
A
aliguori 已提交
25
#include "kvm.h"
B
bellard 已提交
26

27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
38
#ifdef __linux__
39 40
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
41
#endif
42

43 44 45 46 47 48
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

49 50
int tb_invalidated_flag;

B
bellard 已提交
51
//#define DEBUG_EXEC
B
bellard 已提交
52
//#define DEBUG_SIGNAL
B
bellard 已提交
53

B
bellard 已提交
54 55
void cpu_loop_exit(void)
{
56 57 58
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
59 60
    longjmp(env->jmp_env, 1);
}
61

62 63 64
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
65
void cpu_resume_from_signal(CPUState *env1, void *puc)
66 67
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
68
#ifdef __linux__
69
    struct ucontext *uc = puc;
B
blueswir1 已提交
70 71 72
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
73 74 75 76 77 78 79 80 81
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
82
#ifdef __linux__
83
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
84 85 86
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
87 88
    }
#endif
89
    env->exception_index = -1;
90 91 92
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
114
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
115 116 117 118 119
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

120 121
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
122
                                      uint64_t flags)
123 124 125 126
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
127

128
    tb_invalidated_flag = 0;
129

130
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
131

132 133 134 135 136 137 138 139 140 141
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
142
        if (tb->pc == pc &&
143
            tb->page_addr[0] == phys_page1 &&
144
            tb->cs_base == cs_base &&
145 146 147
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
148
                virt_page2 = (pc & TARGET_PAGE_MASK) +
149 150 151 152 153 154 155 156 157 158 159
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
160 161
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
162

163 164 165 166 167 168 169 170 171 172
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
173
    int flags;
174 175 176 177

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
178
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
179
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
180 181
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
182 183 184 185 186
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
187 188 189 190 191 192 193 194 195 196
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

197 198 199 200 201
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
202
        TAILQ_FOREACH(wp, &env->watchpoints, entry)
203
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
204 205 206

    if (debug_excp_handler)
        debug_excp_handler(env);
207 208
}

B
bellard 已提交
209 210
/* main execution loop */

B
bellard 已提交
211
int cpu_exec(CPUState *env1)
B
bellard 已提交
212
{
P
pbrook 已提交
213 214
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
215 216
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
217
    uint8_t *tc_ptr;
P
pbrook 已提交
218
    unsigned long next_tb;
219

220 221
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
222

223
    cpu_single_env = env1;
B
bellard 已提交
224

B
bellard 已提交
225
    /* first we save global registers */
P
pbrook 已提交
226 227
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
228
    env = env1;
B
bellard 已提交
229

B
bellard 已提交
230
    env_to_regs();
231
#if defined(TARGET_I386)
B
bellard 已提交
232
    /* put eflags in CPU temporary format */
B
bellard 已提交
233 234
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
235
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
236
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
237
#elif defined(TARGET_SPARC)
P
pbrook 已提交
238 239 240 241
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
242 243 244
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
245
#elif defined(TARGET_MIPS)
B
bellard 已提交
246
#elif defined(TARGET_SH4)
247
#elif defined(TARGET_CRIS)
B
bellard 已提交
248
    /* XXXXX */
B
bellard 已提交
249 250 251
#else
#error unsupported target CPU
#endif
252
    env->exception_index = -1;
253

B
bellard 已提交
254
    /* prepare setjmp context for exception handling */
255 256
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
257
            env->current_tb = NULL;
258 259 260 261 262
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
263 264
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
265 266 267
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
268
                       which will be handled outside the cpu execution
269
                       loop */
B
bellard 已提交
270
#if defined(TARGET_I386)
271 272 273
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
274
                                      env->exception_next_eip);
275 276
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
277
#endif
278 279 280
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
281
#if defined(TARGET_I386)
282 283 284
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
285 286 287
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
288
                                 env->exception_next_eip, 0);
289 290
                    /* successfully delivered */
                    env->old_exception = -1;
291 292
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
293 294
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
295
#elif defined(TARGET_SPARC)
296
                    do_interrupt(env);
B
bellard 已提交
297 298
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
299 300
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
301 302
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
303 304
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
305 306
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
307
#endif
308 309
                }
                env->exception_index = -1;
310
            }
B
bellard 已提交
311 312 313
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
P
pbrook 已提交
314
                env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
334
            }
B
bellard 已提交
335 336
#endif

A
aliguori 已提交
337
            if (kvm_enabled()) {
A
aliguori 已提交
338 339
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
340 341
            }

342
            next_tb = 0; /* force lookup of first TB */
343
            for(;;) {
B
bellard 已提交
344
                interrupt_request = env->interrupt_request;
M
malc 已提交
345 346 347 348 349 350 351 352
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
353 354 355 356 357
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
358
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
359
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
360 361 362 363 364 365 366
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
367
#if defined(TARGET_I386)
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
                    if (env->hflags2 & HF2_GIF_MASK) {
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
                            if (loglevel & CPU_LOG_TB_IN_ASM) {
                                fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                            }
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
398
#if !defined(CONFIG_USER_ONLY)
399 400 401 402 403 404 405 406 407 408
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                            if (loglevel & CPU_LOG_TB_IN_ASM)
                                fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
                            do_interrupt(intno, 0, 0, 0, 1);
409
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
410
                            next_tb = 0;
B
bellard 已提交
411
#endif
412
                        }
B
bellard 已提交
413
                    }
414
#elif defined(TARGET_PPC)
415 416 417 418 419
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
420
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
421 422 423
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
424
                        next_tb = 0;
425
                    }
B
bellard 已提交
426 427
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
428
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
429
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
430 431
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
432 433 434 435 436
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
437
                        next_tb = 0;
B
bellard 已提交
438
                    }
439
#elif defined(TARGET_SPARC)
B
bellard 已提交
440 441 442 443 444 445 446 447 448
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
449 450
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
451
			    env->interrupt_index = 0;
B
blueswir1 已提交
452 453 454
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
455
                        next_tb = 0;
B
bellard 已提交
456
			}
457 458 459
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
460
		    }
B
bellard 已提交
461 462 463 464 465
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
466
                        next_tb = 0;
B
bellard 已提交
467
                    }
P
pbrook 已提交
468 469 470 471 472 473 474 475 476
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
477
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
478 479
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
480 481
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
482
                        next_tb = 0;
B
bellard 已提交
483
                    }
B
bellard 已提交
484
#elif defined(TARGET_SH4)
485 486
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
487
                        next_tb = 0;
488
                    }
J
j_mayer 已提交
489 490 491
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
492
                        next_tb = 0;
J
j_mayer 已提交
493
                    }
494
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
495 496 497 498 499 500 501 502 503
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
504
                        do_interrupt(env);
505
                        next_tb = 0;
506
                    }
P
pbrook 已提交
507 508 509 510 511 512 513 514 515 516 517
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
518
                        next_tb = 0;
P
pbrook 已提交
519
                    }
B
bellard 已提交
520
#endif
B
bellard 已提交
521 522
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
523
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
524 525 526
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
527
                        next_tb = 0;
528
                    }
B
bellard 已提交
529 530 531 532 533
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
534
                }
B
bellard 已提交
535
#ifdef DEBUG_EXEC
B
bellard 已提交
536
                if ((loglevel & CPU_LOG_TB_CPU)) {
537
                    /* restore flags in standard format */
538 539
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
540
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
541
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
542
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
543
#elif defined(TARGET_ARM)
B
bellard 已提交
544
                    cpu_dump_state(env, logfile, fprintf, 0);
545
#elif defined(TARGET_SPARC)
B
bellard 已提交
546
                    cpu_dump_state(env, logfile, fprintf, 0);
547
#elif defined(TARGET_PPC)
B
bellard 已提交
548
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
549 550 551 552 553 554
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
555 556
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
557 558
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
559 560
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
561 562
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
563
#else
564
#error unsupported target CPU
B
bellard 已提交
565
#endif
566
                }
B
bellard 已提交
567
#endif
P
pbrook 已提交
568
                spin_lock(&tb_lock);
569
                tb = tb_find_fast();
P
pbrook 已提交
570 571 572 573 574 575 576
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
577
                    tb_invalidated_flag = 0;
P
pbrook 已提交
578
                }
579
#ifdef DEBUG_EXEC
B
bellard 已提交
580
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
581 582 583
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
584
                }
585
#endif
586 587 588
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
589
                {
590
                    if (next_tb != 0 &&
591
#ifdef USE_KQEMU
592 593
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
594
                        tb->page_addr[1] == -1) {
595
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
596
                }
B
bellard 已提交
597
                }
P
pbrook 已提交
598
                spin_unlock(&tb_lock);
B
bellard 已提交
599
                env->current_tb = tb;
600 601 602 603 604 605 606 607

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
                if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
                    env->current_tb = NULL;

P
pbrook 已提交
608 609
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
610
                /* execute the generated code */
611 612
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
P
pbrook 已提交
613
                    env = cpu_single_env;
614 615
#define env cpu_single_env
#endif
P
pbrook 已提交
616 617 618
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
619
                        /* Instruction counter expired.  */
P
pbrook 已提交
620 621 622
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
623
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
646 647
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
648 649 650 651 652 653
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
654
#endif
T
ths 已提交
655
            } /* for(;;) */
656
        } else {
B
bellard 已提交
657
            env_to_regs();
B
bellard 已提交
658
        }
659 660
    } /* for(;;) */

B
bellard 已提交
661

B
bellard 已提交
662
#if defined(TARGET_I386)
B
bellard 已提交
663
    /* restore flags in standard format */
P
pbrook 已提交
664
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
665
#elif defined(TARGET_ARM)
B
bellard 已提交
666
    /* XXX: Save/restore host fpu exception state?.  */
667
#elif defined(TARGET_SPARC)
668
#elif defined(TARGET_PPC)
P
pbrook 已提交
669 670 671 672 673
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
674
#elif defined(TARGET_MIPS)
B
bellard 已提交
675
#elif defined(TARGET_SH4)
J
j_mayer 已提交
676
#elif defined(TARGET_ALPHA)
677
#elif defined(TARGET_CRIS)
B
bellard 已提交
678
    /* XXXXX */
B
bellard 已提交
679 680 681
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
682 683 684 685

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
686
    /* fail safe : never use cpu_single_env outside cpu_exec() */
687
    cpu_single_env = NULL;
B
bellard 已提交
688 689
    return ret;
}
B
bellard 已提交
690

691 692 693 694
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
695 696 697
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
698 699 700
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
701
#endif
702 703
}

B
bellard 已提交
704
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
705

B
bellard 已提交
706 707 708 709 710 711
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
712
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
713
        selector &= 0xffff;
714
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
715
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
716
    } else {
B
bellard 已提交
717
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
718
    }
B
bellard 已提交
719 720
    env = saved_env;
}
B
bellard 已提交
721

722
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
723 724 725 726 727
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
728

729
    helper_fsave(ptr, data32);
730 731 732 733

    env = saved_env;
}

734
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
735 736 737 738 739
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
740

741
    helper_frstor(ptr, data32);
742 743 744 745

    env = saved_env;
}

B
bellard 已提交
746 747
#endif /* TARGET_I386 */

B
bellard 已提交
748 749
#if !defined(CONFIG_SOFTMMU)

750 751
#if defined(TARGET_I386)

752
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
753 754 755
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
756
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
757
                                    int is_write, sigset_t *old_set,
758
                                    void *puc)
B
bellard 已提交
759
{
B
bellard 已提交
760 761
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
762

B
bellard 已提交
763 764
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
765
#if defined(DEBUG_SIGNAL)
766
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
767
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
768
#endif
769
    /* XXX: locking issue */
770
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
771 772
        return 1;
    }
773

774
    /* see if it is an MMU fault */
775
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
776 777 778 779 780
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
781 782
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
783 784
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
785
        cpu_restore_state(tb, env, pc, puc);
786
    }
B
bellard 已提交
787
    if (ret == 1) {
788
#if 0
789
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
790
               env->eip, env->cr[2], env->error_code);
791
#endif
B
bellard 已提交
792 793 794
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
795
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
796 797
    } else {
        /* activate soft MMU for this block */
798
        env->hflags |= HF_SOFTMMU_MASK;
799
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
800
    }
801 802 803 804
    /* never comes here */
    return 1;
}

B
bellard 已提交
805
#elif defined(TARGET_ARM)
806
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
807 808
                                    int is_write, sigset_t *old_set,
                                    void *puc)
809
{
B
bellard 已提交
810 811 812 813 814 815
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
816
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
817 818
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
819
    /* XXX: locking issue */
820
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
821 822
        return 1;
    }
B
bellard 已提交
823
    /* see if it is an MMU fault */
824
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
840 841
    /* never comes here */
    return 1;
842
}
843 844
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
845 846
                                    int is_write, sigset_t *old_set,
                                    void *puc)
847
{
B
bellard 已提交
848 849 850 851 852 853
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
854
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
855 856
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
857
    /* XXX: locking issue */
858
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
859 860
        return 1;
    }
B
bellard 已提交
861
    /* see if it is an MMU fault */
862
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
878 879
    /* never comes here */
    return 1;
880
}
881 882
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
883 884
                                    int is_write, sigset_t *old_set,
                                    void *puc)
885 886
{
    TranslationBlock *tb;
887
    int ret;
888

889 890 891
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
892
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
893 894 895
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
896
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
897 898 899
        return 1;
    }

900
    /* see if it is an MMU fault */
901
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
902 903 904 905 906
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

907 908 909 910 911
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
912
        cpu_restore_state(tb, env, pc, puc);
913
    }
914
    if (ret == 1) {
915
#if 0
916
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
917
               env->nip, env->error_code, tb);
918 919 920
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
921
        sigprocmask(SIG_SETMASK, old_set, NULL);
A
aurel32 已提交
922
        cpu_loop_exit();
923 924
    } else {
        /* activate soft MMU for this block */
925
        cpu_resume_from_signal(env, puc);
926
    }
927
    /* never comes here */
P
pbrook 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
942
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
943 944 945 946 947 948 949
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
950
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
967 968
    return 1;
}
B
bellard 已提交
969 970 971 972 973 974 975 976

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
977

B
bellard 已提交
978 979 980
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
981
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
982 983 984
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
985
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
986 987 988 989
        return 1;
    }

    /* see if it is an MMU fault */
990
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1005
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1006
               env->PC, env->error_code, tb);
B
bellard 已提交
1007 1008 1009 1010
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
1011
        cpu_loop_exit();
B
bellard 已提交
1012 1013 1014 1015 1016 1017 1018 1019
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1020 1021 1022 1023 1024 1025 1026
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1027

B
bellard 已提交
1028 1029 1030
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1031
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1032 1033 1034 1035 1036 1037 1038 1039
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1040
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1041 1042 1043 1044 1045 1046
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1047 1048 1049 1050 1051 1052 1053
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1054
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1072

J
j_mayer 已提交
1073 1074 1075
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1076
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1077 1078 1079 1080 1081 1082 1083 1084
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1085
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1086 1087 1088 1089 1090 1091
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1092 1093 1094 1095 1096 1097 1098
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1099
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1100 1101 1102 1103
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1104 1105
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1106 1107 1108
    /* never comes here */
    return 1;
}
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1129
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1150 1151 1152
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1153

B
bellard 已提交
1154 1155
#if defined(__i386__)

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1168
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1169
                       void *puc)
B
bellard 已提交
1170
{
1171
    siginfo_t *info = pinfo;
B
bellard 已提交
1172 1173
    struct ucontext *uc = puc;
    unsigned long pc;
1174
    int trapno;
B
bellard 已提交
1175

1176 1177
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1178 1179 1180
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1181
#endif
1182 1183
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1184 1185 1186 1187
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1188 1189
}

1190 1191
#elif defined(__x86_64__)

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
#ifdef __NetBSD__
#define REG_ERR _REG_ERR
#define REG_TRAPNO _REG_TRAPNO

#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.__gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		_UC_MACHINE_PC(uc)
#else
#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
#endif

1203
int cpu_signal_handler(int host_signum, void *pinfo,
1204 1205
                       void *puc)
{
1206
    siginfo_t *info = pinfo;
1207
    unsigned long pc;
1208 1209 1210 1211 1212
#ifdef __NetBSD__
    ucontext_t *uc = puc;
#else
    struct ucontext *uc = puc;
#endif
1213

1214
    pc = QEMU_UC_MACHINE_PC(uc);
1215
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1216 1217
                             QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
                             (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
1218 1219 1220
                             &uc->uc_sigmask, puc);
}

1221
#elif defined(__powerpc__)
B
bellard 已提交
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1272
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1273
                       void *puc)
B
bellard 已提交
1274
{
1275
    siginfo_t *info = pinfo;
1276 1277 1278 1279
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1280
    pc = IAR_sig(uc);
1281 1282 1283
    is_write = 0;
#if 0
    /* ppc 4xx case */
1284
    if (DSISR_sig(uc) & 0x00800000)
1285 1286
        is_write = 1;
#else
1287
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1288 1289
        is_write = 1;
#endif
1290
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1291
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1292 1293
}

B
bellard 已提交
1294 1295
#elif defined(__alpha__)

1296
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1297 1298
                           void *puc)
{
1299
    siginfo_t *info = pinfo;
B
bellard 已提交
1300 1301 1302 1303 1304
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1305
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1321
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1322
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1323
}
1324 1325
#elif defined(__sparc__)

1326
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1327
                       void *puc)
1328
{
1329
    siginfo_t *info = pinfo;
1330 1331
    int is_write;
    uint32_t insn;
1332
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1333 1334
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1335
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1336 1337
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1338
#ifdef __linux__
B
blueswir1 已提交
1339 1340 1341
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1342 1343 1344 1345 1346
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1347 1348
#endif

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1365
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1366
                             is_write, sigmask, NULL);
1367 1368 1369 1370
}

#elif defined(__arm__)

1371
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1372
                       void *puc)
1373
{
1374
    siginfo_t *info = pinfo;
1375 1376 1377
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1378

1379
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1380 1381
    pc = uc->uc_mcontext.gregs[R15];
#else
1382
    pc = uc->uc_mcontext.arm_pc;
1383
#endif
1384 1385
    /* XXX: compute is_write */
    is_write = 0;
1386
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1387
                             is_write,
P
pbrook 已提交
1388
                             &uc->uc_sigmask, puc);
1389 1390
}

B
bellard 已提交
1391 1392
#elif defined(__mc68000)

1393
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1394 1395
                       void *puc)
{
1396
    siginfo_t *info = pinfo;
B
bellard 已提交
1397 1398 1399
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1400

B
bellard 已提交
1401 1402 1403
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1404
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1405
                             is_write,
1406
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1407 1408
}

B
bellard 已提交
1409 1410 1411 1412 1413 1414 1415
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1416
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1417
{
1418
    siginfo_t *info = pinfo;
B
bellard 已提交
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1430
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1443 1444
#elif defined(__s390__)

1445
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1446 1447
                       void *puc)
{
1448
    siginfo_t *info = pinfo;
B
bellard 已提交
1449 1450 1451
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1452

B
bellard 已提交
1453 1454 1455
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1456
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1457 1458 1459 1460 1461
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1462
int cpu_signal_handler(int host_signum, void *pinfo,
1463 1464
                       void *puc)
{
T
ths 已提交
1465
    siginfo_t *info = pinfo;
1466 1467 1468
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1469

1470 1471
    /* XXX: compute is_write */
    is_write = 0;
1472
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1473
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1474 1475
}

A
aurel32 已提交
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1494
#else
B
bellard 已提交
1495

1496
#error host CPU specific signal handler needed
B
bellard 已提交
1497

B
bellard 已提交
1498
#endif
B
bellard 已提交
1499 1500

#endif /* !defined(CONFIG_SOFTMMU) */