cpu-exec.c 15.1 KB
Newer Older
B
bellard 已提交
1 2 3 4 5
/*
 *  i386 emulator main execution loop
 * 
 *  Copyright (c) 2003 Fabrice Bellard
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20 21
#include "config.h"
#ifdef TARGET_I386
B
bellard 已提交
22
#include "exec-i386.h"
B
bellard 已提交
23 24 25 26 27
#endif
#ifdef TARGET_ARM
#include "exec-arm.h"
#endif

B
log fix  
bellard 已提交
28
#include "disas.h"
B
bellard 已提交
29

B
bellard 已提交
30
//#define DEBUG_EXEC
B
bellard 已提交
31
//#define DEBUG_SIGNAL
B
bellard 已提交
32

B
bellard 已提交
33 34 35 36 37 38 39 40
#if defined(TARGET_ARM)
/* XXX: unify with i386 target */
void cpu_loop_exit(void)
{
    longjmp(env->jmp_env, 1);
}
#endif

B
bellard 已提交
41 42
/* main execution loop */

B
bellard 已提交
43
int cpu_exec(CPUState *env1)
B
bellard 已提交
44
{
B
bellard 已提交
45 46
    int saved_T0, saved_T1, saved_T2;
    CPUState *saved_env;
B
bellard 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
#ifdef reg_EAX
    int saved_EAX;
#endif
#ifdef reg_ECX
    int saved_ECX;
#endif
#ifdef reg_EDX
    int saved_EDX;
#endif
#ifdef reg_EBX
    int saved_EBX;
#endif
#ifdef reg_ESP
    int saved_ESP;
#endif
#ifdef reg_EBP
    int saved_EBP;
#endif
#ifdef reg_ESI
    int saved_ESI;
#endif
#ifdef reg_EDI
    int saved_EDI;
70 71 72
#endif
#ifdef __sparc__
    int saved_i7, tmp_T0;
B
bellard 已提交
73
#endif
B
bellard 已提交
74
    int code_gen_size, ret;
B
bellard 已提交
75
    void (*gen_func)(void);
B
bellard 已提交
76
    TranslationBlock *tb, **ptb;
B
bellard 已提交
77
    uint8_t *tc_ptr, *cs_base, *pc;
B
bellard 已提交
78
    unsigned int flags;
79

B
bellard 已提交
80 81 82
    /* first we save global registers */
    saved_T0 = T0;
    saved_T1 = T1;
B
bellard 已提交
83
    saved_T2 = T2;
B
bellard 已提交
84 85
    saved_env = env;
    env = env1;
B
bellard 已提交
86 87 88 89 90 91
#ifdef __sparc__
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

#if defined(TARGET_I386)
B
bellard 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
#ifdef reg_EAX
    saved_EAX = EAX;
    EAX = env->regs[R_EAX];
#endif
#ifdef reg_ECX
    saved_ECX = ECX;
    ECX = env->regs[R_ECX];
#endif
#ifdef reg_EDX
    saved_EDX = EDX;
    EDX = env->regs[R_EDX];
#endif
#ifdef reg_EBX
    saved_EBX = EBX;
    EBX = env->regs[R_EBX];
#endif
#ifdef reg_ESP
    saved_ESP = ESP;
    ESP = env->regs[R_ESP];
#endif
#ifdef reg_EBP
    saved_EBP = EBP;
    EBP = env->regs[R_EBP];
#endif
#ifdef reg_ESI
    saved_ESI = ESI;
    ESI = env->regs[R_ESI];
#endif
#ifdef reg_EDI
    saved_EDI = EDI;
    EDI = env->regs[R_EDI];
#endif
B
bellard 已提交
124
    
B
bellard 已提交
125
    /* put eflags in CPU temporary format */
B
bellard 已提交
126 127
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
128
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
129
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
130 131 132 133 134 135 136 137 138 139 140 141
#elif defined(TARGET_ARM)
    {
        unsigned int psr;
        psr = env->cpsr;
        env->CF = (psr >> 29) & 1;
        env->NZF = (psr & 0xc0000000) ^ 0x40000000;
        env->VF = (psr << 3) & 0x80000000;
        env->cpsr = psr & ~0xf0000000;
    }
#else
#error unsupported target CPU
#endif
B
bellard 已提交
142
    env->interrupt_request = 0;
143

B
bellard 已提交
144 145
    /* prepare setjmp context for exception handling */
    if (setjmp(env->jmp_env) == 0) {
B
bellard 已提交
146
        T0 = 0; /* force lookup of first TB */
B
bellard 已提交
147
        for(;;) {
148 149 150 151
#ifdef __sparc__
	  /* g1 can be modified by some libc? functions */ 
	    tmp_T0 = T0;
#endif	    
B
bellard 已提交
152
            if (env->interrupt_request) {
B
bellard 已提交
153 154
                env->exception_index = EXCP_INTERRUPT;
                cpu_loop_exit();
B
bellard 已提交
155
            }
B
bellard 已提交
156 157
#ifdef DEBUG_EXEC
            if (loglevel) {
B
bellard 已提交
158
#if defined(TARGET_I386)
159 160 161 162 163 164 165 166 167 168 169 170
                /* restore flags in standard format */
                env->regs[R_EAX] = EAX;
                env->regs[R_EBX] = EBX;
                env->regs[R_ECX] = ECX;
                env->regs[R_EDX] = EDX;
                env->regs[R_ESI] = ESI;
                env->regs[R_EDI] = EDI;
                env->regs[R_EBP] = EBP;
                env->regs[R_ESP] = ESP;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                cpu_x86_dump_state(env, logfile, 0);
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
171 172 173 174 175
#elif defined(TARGET_ARM)
                cpu_arm_dump_state(env, logfile, 0);
#else
#error unsupported target CPU 
#endif
B
bellard 已提交
176 177
            }
#endif
B
bellard 已提交
178 179
            /* we compute the CPU state. We assume it will not
               change during the whole generated block. */
B
bellard 已提交
180
#if defined(TARGET_I386)
B
bellard 已提交
181 182 183 184 185
            flags = env->segs[R_CS].seg_32bit << GEN_FLAG_CODE32_SHIFT;
            flags |= env->segs[R_SS].seg_32bit << GEN_FLAG_SS32_SHIFT;
            flags |= (((unsigned long)env->segs[R_DS].base | 
                       (unsigned long)env->segs[R_ES].base |
                       (unsigned long)env->segs[R_SS].base) != 0) << 
B
bellard 已提交
186
                GEN_FLAG_ADDSEG_SHIFT;
187
            if (!(env->eflags & VM_MASK)) {
B
bellard 已提交
188
                flags |= (env->segs[R_CS].selector & 3) << GEN_FLAG_CPL_SHIFT;
189 190 191 192 193
            } else {
                /* NOTE: a dummy CPL is kept */
                flags |= (1 << GEN_FLAG_VM_SHIFT);
                flags |= (3 << GEN_FLAG_CPL_SHIFT);
            }
B
bellard 已提交
194
            flags |= (env->eflags & (IOPL_MASK | TF_MASK));
B
bellard 已提交
195
            cs_base = env->segs[R_CS].base;
B
bellard 已提交
196
            pc = cs_base + env->eip;
B
bellard 已提交
197 198 199 200 201 202 203
#elif defined(TARGET_ARM)
            flags = 0;
            cs_base = 0;
            pc = (uint8_t *)env->regs[15];
#else
#error unsupported CPU
#endif
B
bellard 已提交
204 205 206
            tb = tb_find(&ptb, (unsigned long)pc, (unsigned long)cs_base, 
                         flags);
            if (!tb) {
B
bellard 已提交
207
                spin_lock(&tb_lock);
B
bellard 已提交
208
                /* if no translated code available, then translate it now */
B
bellard 已提交
209 210 211 212 213 214 215 216 217 218
                tb = tb_alloc((unsigned long)pc);
                if (!tb) {
                    /* flush must be done */
                    tb_flush();
                    /* cannot fail at this point */
                    tb = tb_alloc((unsigned long)pc);
                    /* don't forget to invalidate previous TB info */
                    ptb = &tb_hash[tb_hash_func((unsigned long)pc)];
                    T0 = 0;
                }
B
bellard 已提交
219
                tc_ptr = code_gen_ptr;
B
bellard 已提交
220
                tb->tc_ptr = tc_ptr;
B
bellard 已提交
221 222
                tb->cs_base = (unsigned long)cs_base;
                tb->flags = flags;
B
bellard 已提交
223 224 225
                ret = cpu_gen_code(tb, CODE_GEN_MAX_SIZE, &code_gen_size);
#if defined(TARGET_I386)
                /* XXX: suppress that, this is incorrect */
B
bellard 已提交
226 227
                /* if invalid instruction, signal it */
                if (ret != 0) {
B
bellard 已提交
228 229
                    /* NOTE: the tb is allocated but not linked, so we
                       can leave it */
230
                    spin_unlock(&tb_lock);
B
bellard 已提交
231 232
                    raise_exception(EXCP06_ILLOP);
                }
B
bellard 已提交
233
#endif
B
bellard 已提交
234 235
                *ptb = tb;
                tb->hash_next = NULL;
B
bellard 已提交
236
                tb_link(tb);
B
bellard 已提交
237
                code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
B
bellard 已提交
238
                spin_unlock(&tb_lock);
B
bellard 已提交
239
            }
240
#ifdef DEBUG_EXEC
B
log fix  
bellard 已提交
241 242 243 244 245
	    if (loglevel) {
		fprintf(logfile, "Trace 0x%08lx [0x%08lx] %s\n",
			(long)tb->tc_ptr, (long)tb->pc,
			lookup_symbol((void *)tb->pc));
	    }
246
#endif
247 248 249
#ifdef __sparc__
	    T0 = tmp_T0;
#endif	    
B
bellard 已提交
250 251 252 253 254 255
            /* see if we can patch the calling TB. XXX: remove TF test */
            if (T0 != 0 
#if defined(TARGET_I386)
                && !(env->eflags & TF_MASK)
#endif
                ) {
B
bellard 已提交
256
                spin_lock(&tb_lock);
B
bellard 已提交
257
                tb_add_jump((TranslationBlock *)(T0 & ~3), T0 & 3, tb);
B
bellard 已提交
258
                spin_unlock(&tb_lock);
B
bellard 已提交
259
            }
B
bellard 已提交
260
            tc_ptr = tb->tc_ptr;
B
bellard 已提交
261 262

            /* execute the generated code */
B
bellard 已提交
263
            gen_func = (void *)tc_ptr;
264
#if defined(__sparc__)
B
bellard 已提交
265
	    __asm__ __volatile__("call	%0\n\t"
266
				 "mov	%%o7,%%i0"
B
bellard 已提交
267
				 : /* no outputs */
B
bellard 已提交
268
				 : "r" (gen_func) 
B
bellard 已提交
269
				 : "i0", "i1", "i2", "i3", "i4", "i5");
270 271 272 273 274 275 276
#elif defined(__arm__)
            asm volatile ("mov pc, %0\n\t"
                          ".global exec_loop\n\t"
                          "exec_loop:\n\t"
                          : /* no outputs */
                          : "r" (gen_func)
                          : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
B
bellard 已提交
277
#else
B
bellard 已提交
278
            gen_func();
B
bellard 已提交
279
#endif
B
bellard 已提交
280 281 282 283
        }
    }
    ret = env->exception_index;

B
bellard 已提交
284
#if defined(TARGET_I386)
B
bellard 已提交
285
    /* restore flags in standard format */
B
bellard 已提交
286
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
287

B
bellard 已提交
288
    /* restore global registers */
B
bellard 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
#ifdef reg_EAX
    EAX = saved_EAX;
#endif
#ifdef reg_ECX
    ECX = saved_ECX;
#endif
#ifdef reg_EDX
    EDX = saved_EDX;
#endif
#ifdef reg_EBX
    EBX = saved_EBX;
#endif
#ifdef reg_ESP
    ESP = saved_ESP;
#endif
#ifdef reg_EBP
    EBP = saved_EBP;
#endif
#ifdef reg_ESI
    ESI = saved_ESI;
#endif
#ifdef reg_EDI
    EDI = saved_EDI;
312
#endif
B
bellard 已提交
313 314 315 316 317 318 319 320 321 322
#elif defined(TARGET_ARM)
    {
        int ZF;
        ZF = (env->NZF == 0);
        env->cpsr = env->cpsr | (env->NZF & 0x80000000) | (ZF << 30) | 
            (env->CF << 29) | ((env->VF & 0x80000000) >> 3);
    }
#else
#error unsupported target CPU
#endif
323 324
#ifdef __sparc__
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
325
#endif
B
bellard 已提交
326 327
    T0 = saved_T0;
    T1 = saved_T1;
B
bellard 已提交
328
    T2 = saved_T2;
B
bellard 已提交
329 330 331
    env = saved_env;
    return ret;
}
B
bellard 已提交
332

B
bellard 已提交
333
void cpu_interrupt(CPUState *s)
B
bellard 已提交
334 335 336 337 338
{
    s->interrupt_request = 1;
}


B
bellard 已提交
339 340
#if defined(TARGET_I386)

B
bellard 已提交
341 342 343 344 345 346
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
347 348 349
    if (env->eflags & VM_MASK) {
        SegmentCache *sc;
        selector &= 0xffff;
B
bellard 已提交
350
        sc = &env->segs[seg_reg];
B
bellard 已提交
351 352 353 354 355
        /* NOTE: in VM86 mode, limit and seg_32bit are never reloaded,
           so we must load them here */
        sc->base = (void *)(selector << 4);
        sc->limit = 0xffff;
        sc->seg_32bit = 0;
B
bellard 已提交
356
        sc->selector = selector;
B
bellard 已提交
357 358 359
    } else {
        load_seg(seg_reg, selector, 0);
    }
B
bellard 已提交
360 361
    env = saved_env;
}
B
bellard 已提交
362

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
    helper_fsave(ptr, data32);

    env = saved_env;
}

void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
    helper_frstor(ptr, data32);

    env = saved_env;
}

B
bellard 已提交
387 388
#endif /* TARGET_I386 */

B
bellard 已提交
389 390 391 392 393 394 395 396 397 398 399 400
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>

401
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
402 403 404
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
405 406
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set)
B
bellard 已提交
407
{
B
bellard 已提交
408 409 410 411
    TranslationBlock *tb;
    int ret;
    uint32_t found_pc;
    
B
bellard 已提交
412 413 414
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx wr=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
415
#endif
416
    /* XXX: locking issue */
B
bellard 已提交
417 418 419
    if (is_write && page_unprotect(address)) {
        return 1;
    }
B
bellard 已提交
420 421
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
422 423
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
B
bellard 已提交
424
        ret = cpu_search_pc(tb, &found_pc, pc);
B
bellard 已提交
425 426
        if (ret < 0)
            return 0;
B
bellard 已提交
427
#if defined(TARGET_I386)
B
bellard 已提交
428
        env->eip = found_pc - tb->cs_base;
B
bellard 已提交
429
        env->cr[2] = address;
B
bellard 已提交
430
        /* we restore the process signal mask as the sigreturn should
B
bellard 已提交
431
           do it (XXX: use sigsetjmp) */
B
bellard 已提交
432
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
433
        raise_exception_err(EXCP0E_PAGE, 4 | (is_write << 1));
B
bellard 已提交
434 435 436 437 438 439
#elif defined(TARGET_ARM)
        env->regs[15] = found_pc;
        /* XXX: do more */
#else
#error unsupported target CPU
#endif
B
bellard 已提交
440 441 442 443 444 445 446
        /* never comes here */
        return 1;
    } else {
        return 0;
    }
}

B
bellard 已提交
447 448
#if defined(__i386__)

B
bellard 已提交
449 450
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
B
bellard 已提交
451 452 453 454
{
    struct ucontext *uc = puc;
    unsigned long pc;
    
455 456
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
457 458 459
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
460
#endif
B
bellard 已提交
461
    pc = uc->uc_mcontext.gregs[REG_EIP];
B
bellard 已提交
462 463 464
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? 
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
B
bellard 已提交
465 466 467
                             &uc->uc_sigmask);
}

468
#elif defined(__powerpc)
B
bellard 已提交
469

B
bellard 已提交
470 471
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
B
bellard 已提交
472
{
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
    struct ucontext *uc = puc;
    struct pt_regs *regs = uc->uc_mcontext.regs;
    unsigned long pc;
    int is_write;

    pc = regs->nip;
    is_write = 0;
#if 0
    /* ppc 4xx case */
    if (regs->dsisr & 0x00800000)
        is_write = 1;
#else
    if (regs->trap != 0x400 && (regs->dsisr & 0x02000000))
        is_write = 1;
#endif
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
B
bellard 已提交
489 490 491
                             is_write, &uc->uc_sigmask);
}

B
bellard 已提交
492 493
#elif defined(__alpha__)

B
bellard 已提交
494
int cpu_signal_handler(int host_signum, struct siginfo *info, 
B
bellard 已提交
495 496 497 498 499 500 501
                           void *puc)
{
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

502
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write, &uc->uc_sigmask);
}
521 522
#elif defined(__sparc__)

B
bellard 已提交
523 524
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
{
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
    
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write, sigmask);
}

#elif defined(__arm__)

B
bellard 已提交
556 557
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
558 559 560 561 562 563 564 565 566 567 568 569 570
{
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask);
}

B
bellard 已提交
571
#else
B
bellard 已提交
572

573
#error CPU specific signal handler needed
B
bellard 已提交
574

B
bellard 已提交
575
#endif