cpu-exec.c 50.8 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
A
aliguori 已提交
25
#include "kvm.h"
B
bellard 已提交
26

27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
38
#ifdef __linux__
39 40
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
41
#endif
42

43 44 45 46 47 48
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

49 50
int tb_invalidated_flag;

B
bellard 已提交
51
//#define DEBUG_EXEC
B
bellard 已提交
52
//#define DEBUG_SIGNAL
B
bellard 已提交
53

B
bellard 已提交
54 55
void cpu_loop_exit(void)
{
56 57 58
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
59 60
    longjmp(env->jmp_env, 1);
}
61

62 63 64
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
65
void cpu_resume_from_signal(CPUState *env1, void *puc)
66 67
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
68
#ifdef __linux__
69
    struct ucontext *uc = puc;
B
blueswir1 已提交
70 71 72
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
73 74 75 76 77 78 79 80 81
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
82
#ifdef __linux__
83
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
84 85 86
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
87 88
    }
#endif
89
    env->exception_index = -1;
90 91 92
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
114
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
115 116 117 118 119
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

120 121
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
122
                                      uint64_t flags)
123 124 125 126
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
127

128
    tb_invalidated_flag = 0;
129

130
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
131

132 133 134 135 136 137 138 139 140 141
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
142
        if (tb->pc == pc &&
143
            tb->page_addr[0] == phys_page1 &&
144
            tb->cs_base == cs_base &&
145 146 147
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
148
                virt_page2 = (pc & TARGET_PAGE_MASK) +
149 150 151 152 153 154 155 156 157 158 159
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
160 161
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
162

163 164 165 166 167 168 169 170 171 172
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
173
    int flags;
174 175 176 177

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
178
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
179
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
180 181
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
182 183 184 185 186
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
187 188 189 190 191 192 193 194 195 196
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

197 198 199 200 201
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
202
        TAILQ_FOREACH(wp, &env->watchpoints, entry)
203
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
204 205 206

    if (debug_excp_handler)
        debug_excp_handler(env);
207 208
}

B
bellard 已提交
209 210
/* main execution loop */

B
bellard 已提交
211
int cpu_exec(CPUState *env1)
B
bellard 已提交
212
{
P
pbrook 已提交
213 214
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
215 216
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
217
    uint8_t *tc_ptr;
P
pbrook 已提交
218
    unsigned long next_tb;
219

220 221
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
222

223
    cpu_single_env = env1;
B
bellard 已提交
224

B
bellard 已提交
225
    /* first we save global registers */
P
pbrook 已提交
226 227
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
228
    env = env1;
B
bellard 已提交
229

B
bellard 已提交
230
    env_to_regs();
231
#if defined(TARGET_I386)
B
bellard 已提交
232
    /* put eflags in CPU temporary format */
B
bellard 已提交
233 234
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
235
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
236
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
237
#elif defined(TARGET_SPARC)
P
pbrook 已提交
238 239 240 241
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
242 243 244
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
245
#elif defined(TARGET_MIPS)
B
bellard 已提交
246
#elif defined(TARGET_SH4)
247
#elif defined(TARGET_CRIS)
B
bellard 已提交
248
    /* XXXXX */
B
bellard 已提交
249 250 251
#else
#error unsupported target CPU
#endif
252
    env->exception_index = -1;
253

B
bellard 已提交
254
    /* prepare setjmp context for exception handling */
255 256
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
257
            env->current_tb = NULL;
258 259 260 261 262
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
263 264
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
265
                    break;
A
aurel32 已提交
266 267
                } else {
#if defined(CONFIG_USER_ONLY)
268
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
269
                       which will be handled outside the cpu execution
270
                       loop */
B
bellard 已提交
271
#if defined(TARGET_I386)
272 273 274
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
275
                                      env->exception_next_eip);
276 277
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
278
#endif
279 280
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
281
#else
B
bellard 已提交
282
#if defined(TARGET_I386)
283 284 285
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
286 287 288
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
289
                                 env->exception_next_eip, 0);
290 291
                    /* successfully delivered */
                    env->old_exception = -1;
292 293
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
294 295
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
296
#elif defined(TARGET_SPARC)
297
                    do_interrupt(env);
B
bellard 已提交
298 299
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
300 301
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
302 303
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
304 305
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
306 307
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
308
#endif
B
bellard 已提交
309
#endif
310 311
                }
                env->exception_index = -1;
312
            }
B
bellard 已提交
313 314 315
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
P
pbrook 已提交
316
                env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
336
            }
B
bellard 已提交
337 338
#endif

A
aliguori 已提交
339
            if (kvm_enabled()) {
A
aliguori 已提交
340 341
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
342 343
            }

344
            next_tb = 0; /* force lookup of first TB */
345
            for(;;) {
B
bellard 已提交
346
                interrupt_request = env->interrupt_request;
M
malc 已提交
347 348 349 350 351 352 353 354
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
355 356 357 358 359
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
360
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
361
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
362 363 364 365 366 367 368
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
369
#if defined(TARGET_I386)
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
                    if (env->hflags2 & HF2_GIF_MASK) {
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
393
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
394 395 396 397
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
398
#if !defined(CONFIG_USER_ONLY)
399 400 401 402 403 404 405
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
406
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
407
                            do_interrupt(intno, 0, 0, 0, 1);
408
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
409
                            next_tb = 0;
B
bellard 已提交
410
#endif
411
                        }
B
bellard 已提交
412
                    }
413
#elif defined(TARGET_PPC)
414 415 416 417 418
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
419
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
420 421 422
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
423
                        next_tb = 0;
424
                    }
B
bellard 已提交
425 426
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
427
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
428
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
429 430
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
431 432 433 434 435
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
436
                        next_tb = 0;
B
bellard 已提交
437
                    }
438
#elif defined(TARGET_SPARC)
B
bellard 已提交
439 440 441 442 443 444 445 446 447
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
448 449
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
450
			    env->interrupt_index = 0;
B
blueswir1 已提交
451 452 453
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
454
                        next_tb = 0;
B
bellard 已提交
455
			}
456 457 458
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
459
		    }
B
bellard 已提交
460 461 462 463 464
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
465
                        next_tb = 0;
B
bellard 已提交
466
                    }
P
pbrook 已提交
467 468 469 470 471 472 473 474 475
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
476
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
477 478
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
479 480
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
481
                        next_tb = 0;
B
bellard 已提交
482
                    }
B
bellard 已提交
483
#elif defined(TARGET_SH4)
484 485
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
486
                        next_tb = 0;
487
                    }
J
j_mayer 已提交
488 489 490
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
491
                        next_tb = 0;
J
j_mayer 已提交
492
                    }
493
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
494 495 496 497 498 499 500 501 502
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
503
                        do_interrupt(env);
504
                        next_tb = 0;
505
                    }
P
pbrook 已提交
506 507 508 509 510 511 512 513 514 515 516
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
517
                        next_tb = 0;
P
pbrook 已提交
518
                    }
B
bellard 已提交
519
#endif
B
bellard 已提交
520 521
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
522
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
523 524 525
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
526
                        next_tb = 0;
527
                    }
B
bellard 已提交
528 529 530 531 532
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
533
                }
B
bellard 已提交
534
#ifdef DEBUG_EXEC
535
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
536
                    /* restore flags in standard format */
537 538
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
539
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
540
                    log_cpu_state(env, X86_DUMP_CCOP);
541
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
542
#elif defined(TARGET_ARM)
543
                    log_cpu_state(env, 0);
544
#elif defined(TARGET_SPARC)
545
                    log_cpu_state(env, 0);
546
#elif defined(TARGET_PPC)
547
                    log_cpu_state(env, 0);
P
pbrook 已提交
548 549 550 551 552
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
553
                    log_cpu_state(env, 0);
B
bellard 已提交
554
#elif defined(TARGET_MIPS)
555
                    log_cpu_state(env, 0);
B
bellard 已提交
556
#elif defined(TARGET_SH4)
557
		    log_cpu_state(env, 0);
J
j_mayer 已提交
558
#elif defined(TARGET_ALPHA)
559
                    log_cpu_state(env, 0);
560
#elif defined(TARGET_CRIS)
561
                    log_cpu_state(env, 0);
B
bellard 已提交
562
#else
563
#error unsupported target CPU
B
bellard 已提交
564
#endif
565
                }
B
bellard 已提交
566
#endif
P
pbrook 已提交
567
                spin_lock(&tb_lock);
568
                tb = tb_find_fast();
P
pbrook 已提交
569 570 571 572 573 574 575
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
576
                    tb_invalidated_flag = 0;
P
pbrook 已提交
577
                }
578
#ifdef DEBUG_EXEC
579 580 581
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
582
#endif
583 584 585
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
586
                {
587
                    if (next_tb != 0 &&
588
#ifdef USE_KQEMU
589 590
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
591
                        tb->page_addr[1] == -1) {
592
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
593
                }
B
bellard 已提交
594
                }
P
pbrook 已提交
595
                spin_unlock(&tb_lock);
B
bellard 已提交
596
                env->current_tb = tb;
597 598 599 600 601 602 603 604

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
                if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
                    env->current_tb = NULL;

P
pbrook 已提交
605 606
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
607
                /* execute the generated code */
608 609
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
P
pbrook 已提交
610
                    env = cpu_single_env;
611 612
#define env cpu_single_env
#endif
P
pbrook 已提交
613 614 615
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
616
                        /* Instruction counter expired.  */
P
pbrook 已提交
617 618 619
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
620
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
643 644
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
645 646 647 648 649 650
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
651
#endif
T
ths 已提交
652
            } /* for(;;) */
653
        } else {
B
bellard 已提交
654
            env_to_regs();
B
bellard 已提交
655
        }
656 657
    } /* for(;;) */

B
bellard 已提交
658

B
bellard 已提交
659
#if defined(TARGET_I386)
B
bellard 已提交
660
    /* restore flags in standard format */
P
pbrook 已提交
661
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
662
#elif defined(TARGET_ARM)
B
bellard 已提交
663
    /* XXX: Save/restore host fpu exception state?.  */
664
#elif defined(TARGET_SPARC)
665
#elif defined(TARGET_PPC)
P
pbrook 已提交
666 667 668 669 670
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
671
#elif defined(TARGET_MIPS)
B
bellard 已提交
672
#elif defined(TARGET_SH4)
J
j_mayer 已提交
673
#elif defined(TARGET_ALPHA)
674
#elif defined(TARGET_CRIS)
B
bellard 已提交
675
    /* XXXXX */
B
bellard 已提交
676 677 678
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
679 680 681 682

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
683
    /* fail safe : never use cpu_single_env outside cpu_exec() */
684
    cpu_single_env = NULL;
B
bellard 已提交
685 686
    return ret;
}
B
bellard 已提交
687

688 689 690 691
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
692 693 694
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
695 696 697
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
698
#endif
699 700
}

B
bellard 已提交
701
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
702

B
bellard 已提交
703 704 705 706 707 708
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
709
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
710
        selector &= 0xffff;
711
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
712
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
713
    } else {
B
bellard 已提交
714
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
715
    }
B
bellard 已提交
716 717
    env = saved_env;
}
B
bellard 已提交
718

719
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
720 721 722 723 724
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
725

726
    helper_fsave(ptr, data32);
727 728 729 730

    env = saved_env;
}

731
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
732 733 734 735 736
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
737

738
    helper_frstor(ptr, data32);
739 740 741 742

    env = saved_env;
}

B
bellard 已提交
743 744
#endif /* TARGET_I386 */

B
bellard 已提交
745 746
#if !defined(CONFIG_SOFTMMU)

747 748
#if defined(TARGET_I386)

749
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
750 751 752
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
753
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
754
                                    int is_write, sigset_t *old_set,
755
                                    void *puc)
B
bellard 已提交
756
{
B
bellard 已提交
757 758
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
759

B
bellard 已提交
760 761
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
762
#if defined(DEBUG_SIGNAL)
763
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
764
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
765
#endif
766
    /* XXX: locking issue */
767
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
768 769
        return 1;
    }
770

771
    /* see if it is an MMU fault */
772
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
773 774 775 776 777
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
778 779
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
780 781
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
782
        cpu_restore_state(tb, env, pc, puc);
783
    }
B
bellard 已提交
784
    if (ret == 1) {
785
#if 0
786
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
787
               env->eip, env->cr[2], env->error_code);
788
#endif
B
bellard 已提交
789 790 791
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
792
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
793 794
    } else {
        /* activate soft MMU for this block */
795
        env->hflags |= HF_SOFTMMU_MASK;
796
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
797
    }
798 799 800 801
    /* never comes here */
    return 1;
}

B
bellard 已提交
802
#elif defined(TARGET_ARM)
803
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
804 805
                                    int is_write, sigset_t *old_set,
                                    void *puc)
806
{
B
bellard 已提交
807 808 809 810 811 812
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
813
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
814 815
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
816
    /* XXX: locking issue */
817
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
818 819
        return 1;
    }
B
bellard 已提交
820
    /* see if it is an MMU fault */
821
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
837 838
    /* never comes here */
    return 1;
839
}
840 841
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
842 843
                                    int is_write, sigset_t *old_set,
                                    void *puc)
844
{
B
bellard 已提交
845 846 847 848 849 850
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
851
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
852 853
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
854
    /* XXX: locking issue */
855
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
856 857
        return 1;
    }
B
bellard 已提交
858
    /* see if it is an MMU fault */
859
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
875 876
    /* never comes here */
    return 1;
877
}
878 879
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
880 881
                                    int is_write, sigset_t *old_set,
                                    void *puc)
882 883
{
    TranslationBlock *tb;
884
    int ret;
885

886 887 888
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
889
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
890 891 892
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
893
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
894 895 896
        return 1;
    }

897
    /* see if it is an MMU fault */
898
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
899 900 901 902 903
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

904 905 906 907 908
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
909
        cpu_restore_state(tb, env, pc, puc);
910
    }
911
    if (ret == 1) {
912
#if 0
913
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
914
               env->nip, env->error_code, tb);
915 916 917
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
918
        sigprocmask(SIG_SETMASK, old_set, NULL);
A
aurel32 已提交
919
        cpu_loop_exit();
920 921
    } else {
        /* activate soft MMU for this block */
922
        cpu_resume_from_signal(env, puc);
923
    }
924
    /* never comes here */
P
pbrook 已提交
925 926 927 928 929 930 931 932 933 934 935 936 937 938
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
939
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
940 941 942 943 944 945 946
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
947
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
964 965
    return 1;
}
B
bellard 已提交
966 967 968 969 970 971 972 973

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
974

B
bellard 已提交
975 976 977
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
978
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
979 980 981
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
982
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
983 984 985 986
        return 1;
    }

    /* see if it is an MMU fault */
987
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1002
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1003
               env->PC, env->error_code, tb);
B
bellard 已提交
1004 1005 1006 1007
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
1008
        cpu_loop_exit();
B
bellard 已提交
1009 1010 1011 1012 1013 1014 1015 1016
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1017 1018 1019 1020 1021 1022 1023
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1024

B
bellard 已提交
1025 1026 1027
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1028
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1029 1030 1031 1032 1033 1034 1035 1036
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1037
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1038 1039 1040 1041 1042 1043
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1044 1045 1046 1047 1048 1049 1050
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1051
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1069

J
j_mayer 已提交
1070 1071 1072
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1073
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1074 1075 1076 1077 1078 1079 1080 1081
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1082
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1083 1084 1085 1086 1087 1088
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1089 1090 1091 1092 1093 1094 1095
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1096
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1097 1098 1099 1100
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1101 1102
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1103 1104 1105
    /* never comes here */
    return 1;
}
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1126
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1147 1148 1149
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1150

B
bellard 已提交
1151 1152
#if defined(__i386__)

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1165
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1166
                       void *puc)
B
bellard 已提交
1167
{
1168
    siginfo_t *info = pinfo;
B
bellard 已提交
1169 1170
    struct ucontext *uc = puc;
    unsigned long pc;
1171
    int trapno;
B
bellard 已提交
1172

1173 1174
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1175 1176 1177
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1178
#endif
1179 1180
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1181 1182 1183 1184
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1185 1186
}

1187 1188
#elif defined(__x86_64__)

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
#ifdef __NetBSD__
#define REG_ERR _REG_ERR
#define REG_TRAPNO _REG_TRAPNO

#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.__gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		_UC_MACHINE_PC(uc)
#else
#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
#endif

1200
int cpu_signal_handler(int host_signum, void *pinfo,
1201 1202
                       void *puc)
{
1203
    siginfo_t *info = pinfo;
1204
    unsigned long pc;
1205 1206 1207 1208 1209
#ifdef __NetBSD__
    ucontext_t *uc = puc;
#else
    struct ucontext *uc = puc;
#endif
1210

1211
    pc = QEMU_UC_MACHINE_PC(uc);
1212
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1213 1214
                             QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
                             (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
1215 1216 1217
                             &uc->uc_sigmask, puc);
}

M
malc 已提交
1218
#elif defined(_ARCH_PPC)
B
bellard 已提交
1219

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1269
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1270
                       void *puc)
B
bellard 已提交
1271
{
1272
    siginfo_t *info = pinfo;
1273 1274 1275 1276
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1277
    pc = IAR_sig(uc);
1278 1279 1280
    is_write = 0;
#if 0
    /* ppc 4xx case */
1281
    if (DSISR_sig(uc) & 0x00800000)
1282 1283
        is_write = 1;
#else
1284
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1285 1286
        is_write = 1;
#endif
1287
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1288
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1289 1290
}

B
bellard 已提交
1291 1292
#elif defined(__alpha__)

1293
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1294 1295
                           void *puc)
{
1296
    siginfo_t *info = pinfo;
B
bellard 已提交
1297 1298 1299 1300 1301
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1302
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1318
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1319
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1320
}
1321 1322
#elif defined(__sparc__)

1323
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1324
                       void *puc)
1325
{
1326
    siginfo_t *info = pinfo;
1327 1328
    int is_write;
    uint32_t insn;
1329
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1330 1331
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1332
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1333 1334
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1335
#ifdef __linux__
B
blueswir1 已提交
1336 1337 1338
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1339 1340 1341 1342 1343
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1344 1345
#endif

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1362
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1363
                             is_write, sigmask, NULL);
1364 1365 1366 1367
}

#elif defined(__arm__)

1368
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1369
                       void *puc)
1370
{
1371
    siginfo_t *info = pinfo;
1372 1373 1374
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1375

1376
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1377 1378
    pc = uc->uc_mcontext.gregs[R15];
#else
1379
    pc = uc->uc_mcontext.arm_pc;
1380
#endif
1381 1382
    /* XXX: compute is_write */
    is_write = 0;
1383
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1384
                             is_write,
P
pbrook 已提交
1385
                             &uc->uc_sigmask, puc);
1386 1387
}

B
bellard 已提交
1388 1389
#elif defined(__mc68000)

1390
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1391 1392
                       void *puc)
{
1393
    siginfo_t *info = pinfo;
B
bellard 已提交
1394 1395 1396
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1397

B
bellard 已提交
1398 1399 1400
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1401
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1402
                             is_write,
1403
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1404 1405
}

B
bellard 已提交
1406 1407 1408 1409 1410 1411 1412
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1413
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1414
{
1415
    siginfo_t *info = pinfo;
B
bellard 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1427
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1440 1441
#elif defined(__s390__)

1442
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1443 1444
                       void *puc)
{
1445
    siginfo_t *info = pinfo;
B
bellard 已提交
1446 1447 1448
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1449

B
bellard 已提交
1450 1451 1452
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1453
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1454 1455 1456 1457 1458
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1459
int cpu_signal_handler(int host_signum, void *pinfo,
1460 1461
                       void *puc)
{
T
ths 已提交
1462
    siginfo_t *info = pinfo;
1463 1464 1465
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1466

1467 1468
    /* XXX: compute is_write */
    is_write = 0;
1469
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1470
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1471 1472
}

A
aurel32 已提交
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1491
#else
B
bellard 已提交
1492

1493
#error host CPU specific signal handler needed
B
bellard 已提交
1494

B
bellard 已提交
1495
#endif
B
bellard 已提交
1496 1497

#endif /* !defined(CONFIG_SOFTMMU) */