cpu-exec.c 50.7 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
23
#include "tcg.h"
A
aliguori 已提交
24
#include "kvm.h"
B
bellard 已提交
25

26 27 28 29 30 31 32 33 34 35 36
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
37
#ifdef __linux__
38 39
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
40
#endif
41

42 43 44 45 46 47
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

48 49
int tb_invalidated_flag;

B
bellard 已提交
50
//#define DEBUG_EXEC
B
bellard 已提交
51
//#define DEBUG_SIGNAL
B
bellard 已提交
52

B
bellard 已提交
53 54
void cpu_loop_exit(void)
{
55 56 57
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
58 59
    longjmp(env->jmp_env, 1);
}
60

61 62 63
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
64
void cpu_resume_from_signal(CPUState *env1, void *puc)
65 66
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
67
#ifdef __linux__
68
    struct ucontext *uc = puc;
B
blueswir1 已提交
69 70 71
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
72 73 74 75 76 77 78 79 80
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
81
#ifdef __linux__
82
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
83 84 85
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
86 87
    }
#endif
88
    env->exception_index = -1;
89 90 91
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
113
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
114 115 116 117 118
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

119 120
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
121
                                      uint64_t flags)
122 123 124 125
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
126

127
    tb_invalidated_flag = 0;
128

129
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
130

131 132 133 134 135 136 137 138 139 140
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
141
        if (tb->pc == pc &&
142
            tb->page_addr[0] == phys_page1 &&
143
            tb->cs_base == cs_base &&
144 145 146
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
147
                virt_page2 = (pc & TARGET_PAGE_MASK) +
148 149 150 151 152 153 154 155 156 157 158
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
159 160
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
161

162 163 164 165 166 167 168 169 170 171
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
172
    int flags;
173 174 175 176

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
177
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
178
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
179 180
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
181 182 183 184 185
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
186 187 188 189 190 191 192 193 194 195
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

196 197 198 199 200
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
201
        TAILQ_FOREACH(wp, &env->watchpoints, entry)
202
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
203 204 205

    if (debug_excp_handler)
        debug_excp_handler(env);
206 207
}

B
bellard 已提交
208 209
/* main execution loop */

B
bellard 已提交
210
int cpu_exec(CPUState *env1)
B
bellard 已提交
211
{
P
pbrook 已提交
212 213
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
214 215
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
216
    uint8_t *tc_ptr;
P
pbrook 已提交
217
    unsigned long next_tb;
218

219 220
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
221

222
    cpu_single_env = env1;
B
bellard 已提交
223

B
bellard 已提交
224
    /* first we save global registers */
P
pbrook 已提交
225 226
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
227
    env = env1;
B
bellard 已提交
228

B
bellard 已提交
229
    env_to_regs();
230
#if defined(TARGET_I386)
B
bellard 已提交
231
    /* put eflags in CPU temporary format */
B
bellard 已提交
232 233
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
234
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
235
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
236
#elif defined(TARGET_SPARC)
P
pbrook 已提交
237 238 239 240
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
241 242 243
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
244
#elif defined(TARGET_MIPS)
B
bellard 已提交
245
#elif defined(TARGET_SH4)
246
#elif defined(TARGET_CRIS)
B
bellard 已提交
247
    /* XXXXX */
B
bellard 已提交
248 249 250
#else
#error unsupported target CPU
#endif
251
    env->exception_index = -1;
252

B
bellard 已提交
253
    /* prepare setjmp context for exception handling */
254 255
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
256
            env->current_tb = NULL;
257 258 259 260 261
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
262 263
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
264
                    break;
A
aurel32 已提交
265 266
                } else {
#if defined(CONFIG_USER_ONLY)
267
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
268
                       which will be handled outside the cpu execution
269
                       loop */
B
bellard 已提交
270
#if defined(TARGET_I386)
271 272 273
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
274
                                      env->exception_next_eip);
275 276
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
277
#endif
278 279
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
280
#else
B
bellard 已提交
281
#if defined(TARGET_I386)
282 283 284
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
285 286 287
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
288
                                 env->exception_next_eip, 0);
289 290
                    /* successfully delivered */
                    env->old_exception = -1;
291 292
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
293 294
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
295
#elif defined(TARGET_SPARC)
296
                    do_interrupt(env);
B
bellard 已提交
297 298
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
299 300
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
301 302
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
303 304
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
305 306
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
307
#endif
B
bellard 已提交
308
#endif
309 310
                }
                env->exception_index = -1;
311
            }
B
bellard 已提交
312
#ifdef USE_KQEMU
313
            if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) {
B
bellard 已提交
314
                int ret;
P
pbrook 已提交
315
                env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
316 317 318 319 320 321 322 323 324 325 326 327
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
328
                    if (env->interrupt_request != 0 || env->exit_request != 0) {
B
bellard 已提交
329 330 331 332 333 334
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
335
            }
B
bellard 已提交
336 337
#endif

A
aliguori 已提交
338
            if (kvm_enabled()) {
A
aliguori 已提交
339 340
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
341 342
            }

343
            next_tb = 0; /* force lookup of first TB */
344
            for(;;) {
B
bellard 已提交
345
                interrupt_request = env->interrupt_request;
M
malc 已提交
346 347 348 349 350 351 352 353
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
354 355 356 357 358
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
359
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
360
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
361 362 363 364 365 366 367
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
368
#if defined(TARGET_I386)
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
                    if (env->hflags2 & HF2_GIF_MASK) {
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
392
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
393 394 395 396
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
397
#if !defined(CONFIG_USER_ONLY)
398 399 400 401 402 403 404
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
405
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
406
                            do_interrupt(intno, 0, 0, 0, 1);
407
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
408
                            next_tb = 0;
B
bellard 已提交
409
#endif
410
                        }
B
bellard 已提交
411
                    }
412
#elif defined(TARGET_PPC)
413 414 415 416 417
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
418
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
419 420 421
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
422
                        next_tb = 0;
423
                    }
B
bellard 已提交
424 425
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
426
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
427
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
428 429
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
430 431 432 433 434
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
435
                        next_tb = 0;
B
bellard 已提交
436
                    }
437
#elif defined(TARGET_SPARC)
B
bellard 已提交
438 439 440 441 442 443 444 445 446
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
447 448
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
449
			    env->interrupt_index = 0;
B
blueswir1 已提交
450 451 452
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
453
                        next_tb = 0;
B
bellard 已提交
454
			}
455 456 457
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
458
		    }
B
bellard 已提交
459 460 461 462 463
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
464
                        next_tb = 0;
B
bellard 已提交
465
                    }
P
pbrook 已提交
466 467 468 469 470 471 472 473 474
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
475
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
476 477
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
478 479
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
480
                        next_tb = 0;
B
bellard 已提交
481
                    }
B
bellard 已提交
482
#elif defined(TARGET_SH4)
483 484
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
485
                        next_tb = 0;
486
                    }
J
j_mayer 已提交
487 488 489
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
490
                        next_tb = 0;
J
j_mayer 已提交
491
                    }
492
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
493 494 495 496 497 498 499 500 501
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
502
                        do_interrupt(env);
503
                        next_tb = 0;
504
                    }
P
pbrook 已提交
505 506 507 508 509 510 511 512 513 514 515
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
516
                        next_tb = 0;
P
pbrook 已提交
517
                    }
B
bellard 已提交
518
#endif
B
bellard 已提交
519 520
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
521
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
522 523 524
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
525
                        next_tb = 0;
526
                    }
527 528 529 530 531
                }
                if (unlikely(env->exit_request)) {
                    env->exit_request = 0;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
532
                }
B
bellard 已提交
533
#ifdef DEBUG_EXEC
534
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
535
                    /* restore flags in standard format */
536 537
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
538
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
539
                    log_cpu_state(env, X86_DUMP_CCOP);
540
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
541
#elif defined(TARGET_ARM)
542
                    log_cpu_state(env, 0);
543
#elif defined(TARGET_SPARC)
544
                    log_cpu_state(env, 0);
545
#elif defined(TARGET_PPC)
546
                    log_cpu_state(env, 0);
P
pbrook 已提交
547 548 549 550 551
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
552
                    log_cpu_state(env, 0);
B
bellard 已提交
553
#elif defined(TARGET_MIPS)
554
                    log_cpu_state(env, 0);
B
bellard 已提交
555
#elif defined(TARGET_SH4)
556
		    log_cpu_state(env, 0);
J
j_mayer 已提交
557
#elif defined(TARGET_ALPHA)
558
                    log_cpu_state(env, 0);
559
#elif defined(TARGET_CRIS)
560
                    log_cpu_state(env, 0);
B
bellard 已提交
561
#else
562
#error unsupported target CPU
B
bellard 已提交
563
#endif
564
                }
B
bellard 已提交
565
#endif
P
pbrook 已提交
566
                spin_lock(&tb_lock);
567
                tb = tb_find_fast();
P
pbrook 已提交
568 569 570 571 572 573 574
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
575
                    tb_invalidated_flag = 0;
P
pbrook 已提交
576
                }
577
#ifdef DEBUG_EXEC
578 579 580
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
581
#endif
582 583 584
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
585
                {
586
                    if (next_tb != 0 &&
587
#ifdef USE_KQEMU
588 589
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
590
                        tb->page_addr[1] == -1) {
591
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
592
                }
B
bellard 已提交
593
                }
P
pbrook 已提交
594
                spin_unlock(&tb_lock);
B
bellard 已提交
595
                env->current_tb = tb;
596 597 598 599 600

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
601
                if (unlikely (env->exit_request))
602 603
                    env->current_tb = NULL;

P
pbrook 已提交
604 605
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
606
                /* execute the generated code */
607 608
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
P
pbrook 已提交
609
                    env = cpu_single_env;
610 611
#define env cpu_single_env
#endif
P
pbrook 已提交
612 613 614
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
615
                        /* Instruction counter expired.  */
P
pbrook 已提交
616 617 618
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
619
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
642 643
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
644 645 646 647 648 649
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
650
#endif
T
ths 已提交
651
            } /* for(;;) */
652
        } else {
B
bellard 已提交
653
            env_to_regs();
B
bellard 已提交
654
        }
655 656
    } /* for(;;) */

B
bellard 已提交
657

B
bellard 已提交
658
#if defined(TARGET_I386)
B
bellard 已提交
659
    /* restore flags in standard format */
P
pbrook 已提交
660
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
661
#elif defined(TARGET_ARM)
B
bellard 已提交
662
    /* XXX: Save/restore host fpu exception state?.  */
663
#elif defined(TARGET_SPARC)
664
#elif defined(TARGET_PPC)
P
pbrook 已提交
665 666 667 668 669
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
670
#elif defined(TARGET_MIPS)
B
bellard 已提交
671
#elif defined(TARGET_SH4)
J
j_mayer 已提交
672
#elif defined(TARGET_ALPHA)
673
#elif defined(TARGET_CRIS)
B
bellard 已提交
674
    /* XXXXX */
B
bellard 已提交
675 676 677
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
678 679 680 681

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
682
    /* fail safe : never use cpu_single_env outside cpu_exec() */
683
    cpu_single_env = NULL;
B
bellard 已提交
684 685
    return ret;
}
B
bellard 已提交
686

687 688 689 690
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
691 692 693
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
694 695 696
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
697
#endif
698 699
}

B
bellard 已提交
700
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
701

B
bellard 已提交
702 703 704 705 706 707
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
708
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
709
        selector &= 0xffff;
710
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
711
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
712
    } else {
B
bellard 已提交
713
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
714
    }
B
bellard 已提交
715 716
    env = saved_env;
}
B
bellard 已提交
717

718
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
719 720 721 722 723
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
724

725
    helper_fsave(ptr, data32);
726 727 728 729

    env = saved_env;
}

730
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
731 732 733 734 735
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
736

737
    helper_frstor(ptr, data32);
738 739 740 741

    env = saved_env;
}

B
bellard 已提交
742 743
#endif /* TARGET_I386 */

B
bellard 已提交
744 745
#if !defined(CONFIG_SOFTMMU)

746 747
#if defined(TARGET_I386)

748
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
749 750 751
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
752
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
753
                                    int is_write, sigset_t *old_set,
754
                                    void *puc)
B
bellard 已提交
755
{
B
bellard 已提交
756 757
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
758

B
bellard 已提交
759 760
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
761
#if defined(DEBUG_SIGNAL)
762
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
763
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
764
#endif
765
    /* XXX: locking issue */
766
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
767 768
        return 1;
    }
769

770
    /* see if it is an MMU fault */
771
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
772 773 774 775 776
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
777 778
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
779 780
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
781
        cpu_restore_state(tb, env, pc, puc);
782
    }
B
bellard 已提交
783
    if (ret == 1) {
784
#if 0
785
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
786
               env->eip, env->cr[2], env->error_code);
787
#endif
B
bellard 已提交
788 789 790
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
791
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
792 793
    } else {
        /* activate soft MMU for this block */
794
        env->hflags |= HF_SOFTMMU_MASK;
795
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
796
    }
797 798 799 800
    /* never comes here */
    return 1;
}

B
bellard 已提交
801
#elif defined(TARGET_ARM)
802
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
803 804
                                    int is_write, sigset_t *old_set,
                                    void *puc)
805
{
B
bellard 已提交
806 807 808 809 810 811
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
812
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
813 814
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
815
    /* XXX: locking issue */
816
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
817 818
        return 1;
    }
B
bellard 已提交
819
    /* see if it is an MMU fault */
820
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
836 837
    /* never comes here */
    return 1;
838
}
839 840
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
841 842
                                    int is_write, sigset_t *old_set,
                                    void *puc)
843
{
B
bellard 已提交
844 845 846 847 848 849
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
850
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
851 852
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
853
    /* XXX: locking issue */
854
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
855 856
        return 1;
    }
B
bellard 已提交
857
    /* see if it is an MMU fault */
858
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
874 875
    /* never comes here */
    return 1;
876
}
877 878
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
879 880
                                    int is_write, sigset_t *old_set,
                                    void *puc)
881 882
{
    TranslationBlock *tb;
883
    int ret;
884

885 886 887
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
888
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
889 890 891
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
892
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
893 894 895
        return 1;
    }

896
    /* see if it is an MMU fault */
897
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
898 899 900 901 902
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

903 904 905 906 907
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
908
        cpu_restore_state(tb, env, pc, puc);
909
    }
910
    if (ret == 1) {
911
#if 0
912
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
913
               env->nip, env->error_code, tb);
914 915 916
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
917
        sigprocmask(SIG_SETMASK, old_set, NULL);
A
aurel32 已提交
918
        cpu_loop_exit();
919 920
    } else {
        /* activate soft MMU for this block */
921
        cpu_resume_from_signal(env, puc);
922
    }
923
    /* never comes here */
P
pbrook 已提交
924 925 926 927 928 929 930 931 932 933 934 935 936 937
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
938
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
939 940 941 942 943 944 945
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
946
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
963 964
    return 1;
}
B
bellard 已提交
965 966 967 968 969 970 971 972

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
973

B
bellard 已提交
974 975 976
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
977
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
978 979 980
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
981
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
982 983 984 985
        return 1;
    }

    /* see if it is an MMU fault */
986
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1001
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1002
               env->PC, env->error_code, tb);
B
bellard 已提交
1003 1004 1005 1006
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
1007
        cpu_loop_exit();
B
bellard 已提交
1008 1009 1010 1011 1012 1013 1014 1015
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1016 1017 1018 1019 1020 1021 1022
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1023

B
bellard 已提交
1024 1025 1026
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1027
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1028 1029 1030 1031 1032 1033 1034 1035
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1036
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1037 1038 1039 1040 1041 1042
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1043 1044 1045 1046 1047 1048 1049
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1050
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1068

J
j_mayer 已提交
1069 1070 1071
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1072
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1073 1074 1075 1076 1077 1078 1079 1080
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1081
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1082 1083 1084 1085 1086 1087
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1088 1089 1090 1091 1092 1093 1094
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1095
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1096 1097 1098 1099
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1100 1101
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1102 1103 1104
    /* never comes here */
    return 1;
}
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1125
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1146 1147 1148
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1149

B
bellard 已提交
1150 1151
#if defined(__i386__)

1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1164
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1165
                       void *puc)
B
bellard 已提交
1166
{
1167
    siginfo_t *info = pinfo;
B
bellard 已提交
1168 1169
    struct ucontext *uc = puc;
    unsigned long pc;
1170
    int trapno;
B
bellard 已提交
1171

1172 1173
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1174 1175 1176
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1177
#endif
1178 1179
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1180 1181 1182 1183
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1184 1185
}

1186 1187
#elif defined(__x86_64__)

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
#ifdef __NetBSD__
#define REG_ERR _REG_ERR
#define REG_TRAPNO _REG_TRAPNO

#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.__gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		_UC_MACHINE_PC(uc)
#else
#define QEMU_UC_MCONTEXT_GREGS(uc, reg)	(uc)->uc_mcontext.gregs[(reg)]
#define QEMU_UC_MACHINE_PC(uc)		QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
#endif

1199
int cpu_signal_handler(int host_signum, void *pinfo,
1200 1201
                       void *puc)
{
1202
    siginfo_t *info = pinfo;
1203
    unsigned long pc;
1204 1205 1206 1207 1208
#ifdef __NetBSD__
    ucontext_t *uc = puc;
#else
    struct ucontext *uc = puc;
#endif
1209

1210
    pc = QEMU_UC_MACHINE_PC(uc);
1211
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1212 1213
                             QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
                             (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
1214 1215 1216
                             &uc->uc_sigmask, puc);
}

M
malc 已提交
1217
#elif defined(_ARCH_PPC)
B
bellard 已提交
1218

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1268
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1269
                       void *puc)
B
bellard 已提交
1270
{
1271
    siginfo_t *info = pinfo;
1272 1273 1274 1275
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1276
    pc = IAR_sig(uc);
1277 1278 1279
    is_write = 0;
#if 0
    /* ppc 4xx case */
1280
    if (DSISR_sig(uc) & 0x00800000)
1281 1282
        is_write = 1;
#else
1283
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1284 1285
        is_write = 1;
#endif
1286
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1287
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1288 1289
}

B
bellard 已提交
1290 1291
#elif defined(__alpha__)

1292
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1293 1294
                           void *puc)
{
1295
    siginfo_t *info = pinfo;
B
bellard 已提交
1296 1297 1298 1299 1300
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1301
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1317
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1318
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1319
}
1320 1321
#elif defined(__sparc__)

1322
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1323
                       void *puc)
1324
{
1325
    siginfo_t *info = pinfo;
1326 1327
    int is_write;
    uint32_t insn;
1328
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1329 1330
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1331
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1332 1333
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1334
#ifdef __linux__
B
blueswir1 已提交
1335 1336 1337
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1338 1339 1340 1341 1342
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1343 1344
#endif

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1361
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1362
                             is_write, sigmask, NULL);
1363 1364 1365 1366
}

#elif defined(__arm__)

1367
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1368
                       void *puc)
1369
{
1370
    siginfo_t *info = pinfo;
1371 1372 1373
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1374

1375
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1376 1377
    pc = uc->uc_mcontext.gregs[R15];
#else
1378
    pc = uc->uc_mcontext.arm_pc;
1379
#endif
1380 1381
    /* XXX: compute is_write */
    is_write = 0;
1382
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1383
                             is_write,
P
pbrook 已提交
1384
                             &uc->uc_sigmask, puc);
1385 1386
}

B
bellard 已提交
1387 1388
#elif defined(__mc68000)

1389
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1390 1391
                       void *puc)
{
1392
    siginfo_t *info = pinfo;
B
bellard 已提交
1393 1394 1395
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1396

B
bellard 已提交
1397 1398 1399
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1400
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1401
                             is_write,
1402
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1403 1404
}

B
bellard 已提交
1405 1406 1407 1408 1409 1410 1411
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1412
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1413
{
1414
    siginfo_t *info = pinfo;
B
bellard 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1426
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1439 1440
#elif defined(__s390__)

1441
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1442 1443
                       void *puc)
{
1444
    siginfo_t *info = pinfo;
B
bellard 已提交
1445 1446 1447
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1448

B
bellard 已提交
1449 1450 1451
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1452
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1453 1454 1455 1456 1457
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1458
int cpu_signal_handler(int host_signum, void *pinfo,
1459 1460
                       void *puc)
{
T
ths 已提交
1461
    siginfo_t *info = pinfo;
1462 1463 1464
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1465

1466 1467
    /* XXX: compute is_write */
    is_write = 0;
1468
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1469
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1470 1471
}

A
aurel32 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1490
#else
B
bellard 已提交
1491

1492
#error host CPU specific signal handler needed
B
bellard 已提交
1493

B
bellard 已提交
1494
#endif
B
bellard 已提交
1495 1496

#endif /* !defined(CONFIG_SOFTMMU) */