cpu-exec.c 41.3 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18
 */
B
bellard 已提交
19
#include "config.h"
20
#include "exec.h"
B
log fix  
bellard 已提交
21
#include "disas.h"
22
#include "tcg.h"
A
aliguori 已提交
23
#include "kvm.h"
B
bellard 已提交
24

25 26 27 28 29 30 31 32 33 34 35
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
36
#ifdef __linux__
37 38
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
39
#endif
40

41
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
42 43 44 45 46
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

47 48
int tb_invalidated_flag;

49
//#define CONFIG_DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

52 53 54 55 56
int qemu_cpu_has_work(CPUState *env)
{
    return cpu_has_work(env);
}

B
bellard 已提交
57 58
void cpu_loop_exit(void)
{
59 60 61
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
62 63
    longjmp(env->jmp_env, 1);
}
64

65 66 67
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
68
void cpu_resume_from_signal(CPUState *env1, void *puc)
69 70
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
71
#ifdef __linux__
72
    struct ucontext *uc = puc;
B
blueswir1 已提交
73 74 75
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
76 77 78 79 80 81 82 83 84
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
85
#ifdef __linux__
86
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
87 88 89
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
90 91
    }
#endif
92
    env->exception_index = -1;
93 94 95
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
117
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
118 119 120 121 122
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

123 124
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
125
                                      uint64_t flags)
126 127 128 129
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
130

131
    tb_invalidated_flag = 0;
132

133
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
134

135 136 137 138 139 140 141 142 143 144
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
145
        if (tb->pc == pc &&
146
            tb->page_addr[0] == phys_page1 &&
147
            tb->cs_base == cs_base &&
148 149 150
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
151
                virt_page2 = (pc & TARGET_PAGE_MASK) +
152 153 154 155 156 157 158 159 160 161 162
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
163 164
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
165

166 167 168 169 170 171 172 173 174 175
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
176
    int flags;
177 178 179 180

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
181
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
182
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
183 184
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
185 186 187 188 189
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
190 191 192 193 194 195 196 197 198 199
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

200 201 202 203 204
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
B
Blue Swirl 已提交
205
        QTAILQ_FOREACH(wp, &env->watchpoints, entry)
206
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
207 208 209

    if (debug_excp_handler)
        debug_excp_handler(env);
210 211
}

B
bellard 已提交
212 213
/* main execution loop */

B
bellard 已提交
214
int cpu_exec(CPUState *env1)
B
bellard 已提交
215
{
P
pbrook 已提交
216 217
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
218 219
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
220
    uint8_t *tc_ptr;
P
pbrook 已提交
221
    unsigned long next_tb;
222

223 224
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
225

226
    cpu_single_env = env1;
B
bellard 已提交
227

B
bellard 已提交
228
    /* first we save global registers */
P
pbrook 已提交
229 230
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
231
    env = env1;
B
bellard 已提交
232

B
bellard 已提交
233
    env_to_regs();
234
#if defined(TARGET_I386)
B
bellard 已提交
235
    /* put eflags in CPU temporary format */
B
bellard 已提交
236 237
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
238
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
239
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
240
#elif defined(TARGET_SPARC)
P
pbrook 已提交
241 242 243 244
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
245 246 247
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
248
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
249
#elif defined(TARGET_MIPS)
B
bellard 已提交
250
#elif defined(TARGET_SH4)
251
#elif defined(TARGET_CRIS)
B
bellard 已提交
252
    /* XXXXX */
B
bellard 已提交
253 254 255
#else
#error unsupported target CPU
#endif
256
    env->exception_index = -1;
257

B
bellard 已提交
258
    /* prepare setjmp context for exception handling */
259 260
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
261
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
262 263 264 265
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
266
            env->current_tb = NULL;
267 268 269 270 271
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
272 273
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
274
                    break;
A
aurel32 已提交
275 276
                } else {
#if defined(CONFIG_USER_ONLY)
277
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
278
                       which will be handled outside the cpu execution
279
                       loop */
B
bellard 已提交
280
#if defined(TARGET_I386)
281 282 283
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
284
                                      env->exception_next_eip);
285 286
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
287
#endif
288 289
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
290
#else
B
bellard 已提交
291
#if defined(TARGET_I386)
292 293 294
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
295 296 297
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
298
                                 env->exception_next_eip, 0);
299 300
                    /* successfully delivered */
                    env->old_exception = -1;
301 302
#elif defined(TARGET_PPC)
                    do_interrupt(env);
303 304
#elif defined(TARGET_MICROBLAZE)
                    do_interrupt(env);
B
bellard 已提交
305 306
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
307
#elif defined(TARGET_SPARC)
308
                    do_interrupt(env);
B
bellard 已提交
309 310
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
311 312
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
313 314
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
315 316
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
317 318
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
319
#endif
B
bellard 已提交
320
#endif
321 322
                }
                env->exception_index = -1;
323
            }
B
bellard 已提交
324

A
aliguori 已提交
325
            if (kvm_enabled()) {
A
aliguori 已提交
326 327
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
328 329
            }

330
            next_tb = 0; /* force lookup of first TB */
331
            for(;;) {
B
bellard 已提交
332
                interrupt_request = env->interrupt_request;
M
malc 已提交
333 334 335 336 337 338 339 340
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
341 342 343 344 345
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
346
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
347 348
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
    defined(TARGET_MICROBLAZE)
349 350 351 352 353 354 355
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
356
#if defined(TARGET_I386)
357 358 359 360 361 362 363 364
                    if (interrupt_request & CPU_INTERRUPT_INIT) {
                            svm_check_intercept(SVM_EXIT_INIT);
                            do_cpu_init(env);
                            env->exception_index = EXCP_HALTED;
                            cpu_loop_exit();
                    } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
                            do_cpu_sipi(env);
                    } else if (env->hflags2 & HF2_GIF_MASK) {
365 366 367 368 369 370 371 372 373 374 375 376
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
377 378 379 380
			} else if (interrupt_request & CPU_INTERRUPT_MCE) {
                            env->interrupt_request &= ~CPU_INTERRUPT_MCE;
                            do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
                            next_tb = 0;
381 382 383 384 385 386 387 388 389 390
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
391
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
392
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
393 394 395 396
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
397 398 399 400
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
401
#if !defined(CONFIG_USER_ONLY)
402 403 404 405 406 407 408
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
409
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
410
                            do_interrupt(intno, 0, 0, 0, 1);
411
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
412
                            next_tb = 0;
B
bellard 已提交
413
#endif
414
                        }
B
bellard 已提交
415
                    }
416
#elif defined(TARGET_PPC)
417 418 419 420 421
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
422
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
423 424 425
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
426
                        next_tb = 0;
427
                    }
428 429 430 431 432 433 434 435 436
#elif defined(TARGET_MICROBLAZE)
                    if ((interrupt_request & CPU_INTERRUPT_HARD)
                        && (env->sregs[SR_MSR] & MSR_IE)
                        && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
                        && !(env->iflags & (D_FLAG | IMM_FLAG))) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
B
bellard 已提交
437 438
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
439
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
440
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
441 442
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
443 444 445 446 447
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
448
                        next_tb = 0;
B
bellard 已提交
449
                    }
450
#elif defined(TARGET_SPARC)
B
bellard 已提交
451
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
452
			cpu_interrupts_enabled(env)) {
B
bellard 已提交
453 454 455 456 457 458 459
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
460 461
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
462
			    env->interrupt_index = 0;
463
                        next_tb = 0;
B
bellard 已提交
464
			}
465 466 467
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
468
		    }
B
bellard 已提交
469 470 471 472 473
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
474
                        next_tb = 0;
B
bellard 已提交
475
                    }
P
pbrook 已提交
476 477 478 479 480 481 482 483 484
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
485
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
486 487
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
488 489
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
490
                        next_tb = 0;
B
bellard 已提交
491
                    }
B
bellard 已提交
492
#elif defined(TARGET_SH4)
493 494
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
495
                        next_tb = 0;
496
                    }
J
j_mayer 已提交
497 498 499
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
500
                        next_tb = 0;
J
j_mayer 已提交
501
                    }
502
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
503 504 505 506 507 508 509 510 511
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
512
                        do_interrupt(env);
513
                        next_tb = 0;
514
                    }
P
pbrook 已提交
515 516 517 518 519 520 521 522 523 524 525
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
526
                        next_tb = 0;
P
pbrook 已提交
527
                    }
B
bellard 已提交
528
#endif
B
bellard 已提交
529 530
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
531
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
532 533 534
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
535
                        next_tb = 0;
536
                    }
537 538 539 540 541
                }
                if (unlikely(env->exit_request)) {
                    env->exit_request = 0;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
542
                }
543
#ifdef CONFIG_DEBUG_EXEC
544
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
545
                    /* restore flags in standard format */
546 547
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
548
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
549
                    log_cpu_state(env, X86_DUMP_CCOP);
550
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
551
#elif defined(TARGET_ARM)
552
                    log_cpu_state(env, 0);
553
#elif defined(TARGET_SPARC)
554
                    log_cpu_state(env, 0);
555
#elif defined(TARGET_PPC)
556
                    log_cpu_state(env, 0);
P
pbrook 已提交
557 558 559 560 561
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
562
                    log_cpu_state(env, 0);
563 564
#elif defined(TARGET_MICROBLAZE)
                    log_cpu_state(env, 0);
B
bellard 已提交
565
#elif defined(TARGET_MIPS)
566
                    log_cpu_state(env, 0);
B
bellard 已提交
567
#elif defined(TARGET_SH4)
568
		    log_cpu_state(env, 0);
J
j_mayer 已提交
569
#elif defined(TARGET_ALPHA)
570
                    log_cpu_state(env, 0);
571
#elif defined(TARGET_CRIS)
572
                    log_cpu_state(env, 0);
B
bellard 已提交
573
#else
574
#error unsupported target CPU
B
bellard 已提交
575
#endif
576
                }
B
bellard 已提交
577
#endif
P
pbrook 已提交
578
                spin_lock(&tb_lock);
579
                tb = tb_find_fast();
P
pbrook 已提交
580 581 582 583 584 585 586
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
587
                    tb_invalidated_flag = 0;
P
pbrook 已提交
588
                }
589
#ifdef CONFIG_DEBUG_EXEC
590 591 592
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
593
#endif
594 595 596
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
597
                {
598
                    if (next_tb != 0 && tb->page_addr[1] == -1) {
599
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
600
                }
B
bellard 已提交
601
                }
P
pbrook 已提交
602
                spin_unlock(&tb_lock);
B
bellard 已提交
603
                env->current_tb = tb;
604 605 606 607 608

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
609
                if (unlikely (env->exit_request))
610 611
                    env->current_tb = NULL;

P
pbrook 已提交
612 613
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
614
                /* execute the generated code */
615
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
616
#undef env
P
pbrook 已提交
617
                    env = cpu_single_env;
618 619
#define env cpu_single_env
#endif
P
pbrook 已提交
620 621 622
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
623
                        /* Instruction counter expired.  */
P
pbrook 已提交
624 625 626
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
627
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
650 651
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
T
ths 已提交
652
            } /* for(;;) */
653
        } else {
B
bellard 已提交
654
            env_to_regs();
B
bellard 已提交
655
        }
656 657
    } /* for(;;) */

B
bellard 已提交
658

B
bellard 已提交
659
#if defined(TARGET_I386)
B
bellard 已提交
660
    /* restore flags in standard format */
P
pbrook 已提交
661
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
662
#elif defined(TARGET_ARM)
B
bellard 已提交
663
    /* XXX: Save/restore host fpu exception state?.  */
664
#elif defined(TARGET_SPARC)
665
#elif defined(TARGET_PPC)
P
pbrook 已提交
666 667 668 669 670
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
671
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
672
#elif defined(TARGET_MIPS)
B
bellard 已提交
673
#elif defined(TARGET_SH4)
J
j_mayer 已提交
674
#elif defined(TARGET_ALPHA)
675
#elif defined(TARGET_CRIS)
B
bellard 已提交
676
    /* XXXXX */
B
bellard 已提交
677 678 679
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
680 681 682 683

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
684
    /* fail safe : never use cpu_single_env outside cpu_exec() */
685
    cpu_single_env = NULL;
B
bellard 已提交
686 687
    return ret;
}
B
bellard 已提交
688

689 690 691 692
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
693 694 695
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
696 697 698
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
699
#endif
700 701
}

B
bellard 已提交
702
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
703

B
bellard 已提交
704 705 706 707 708 709
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
710
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
711
        selector &= 0xffff;
712
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
713
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
714
    } else {
B
bellard 已提交
715
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
716
    }
B
bellard 已提交
717 718
    env = saved_env;
}
B
bellard 已提交
719

720
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
721 722 723 724 725
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
726

727
    helper_fsave(ptr, data32);
728 729 730 731

    env = saved_env;
}

732
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
733 734 735 736 737
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
738

739
    helper_frstor(ptr, data32);
740 741 742 743

    env = saved_env;
}

B
bellard 已提交
744 745
#endif /* TARGET_I386 */

B
bellard 已提交
746 747
#if !defined(CONFIG_SOFTMMU)

748
#if defined(TARGET_I386)
749 750 751 752
#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
#else
#define EXCEPTION_ACTION cpu_loop_exit()
#endif
753

754
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
755 756 757
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
758
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
759
                                    int is_write, sigset_t *old_set,
760
                                    void *puc)
B
bellard 已提交
761
{
B
bellard 已提交
762 763
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
764

B
bellard 已提交
765 766
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
767
#if defined(DEBUG_SIGNAL)
768
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
769
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
770
#endif
771
    /* XXX: locking issue */
772
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
773 774
        return 1;
    }
775

776
    /* see if it is an MMU fault */
777
    ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }

    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
793
    EXCEPTION_ACTION;
P
pbrook 已提交
794 795

    /* never comes here */
796 797
    return 1;
}
B
bellard 已提交
798

B
bellard 已提交
799 800
#if defined(__i386__)

801 802 803 804 805 806
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
807
# define MASK_sig(context)    ((context)->uc_sigmask)
J
Juergen Lock 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821
#elif defined (__NetBSD__)
# include <ucontext.h>

# define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
# define MASK_sig(context)    ((context)->uc_sigmask)
#elif defined (__FreeBSD__) || defined(__DragonFly__)
# include <ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
# define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
# define MASK_sig(context)    ((context)->uc_sigmask)
822 823 824 825 826
#elif defined(__OpenBSD__)
# define EIP_sig(context)     ((context)->sc_eip)
# define TRAP_sig(context)    ((context)->sc_trapno)
# define ERROR_sig(context)   ((context)->sc_err)
# define MASK_sig(context)    ((context)->sc_mask)
827 828 829 830
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
831
# define MASK_sig(context)    ((context)->uc_sigmask)
832 833
#endif

834
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
835
                       void *puc)
B
bellard 已提交
836
{
837
    siginfo_t *info = pinfo;
J
Juergen Lock 已提交
838 839 840
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
    ucontext_t *uc = puc;
#elif defined(__OpenBSD__)
841 842
    struct sigcontext *uc = puc;
#else
B
bellard 已提交
843
    struct ucontext *uc = puc;
844
#endif
B
bellard 已提交
845
    unsigned long pc;
846
    int trapno;
B
bellard 已提交
847

848 849
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
850 851 852
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
853
#endif
854 855
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
856 857 858
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
859
                             &MASK_sig(uc), puc);
B
bellard 已提交
860 861
}

862 863
#elif defined(__x86_64__)

864
#ifdef __NetBSD__
865 866 867 868 869 870 871 872 873
#define PC_sig(context)       _UC_MACHINE_PC(context)
#define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
#elif defined(__OpenBSD__)
#define PC_sig(context)       ((context)->sc_rip)
#define TRAP_sig(context)     ((context)->sc_trapno)
#define ERROR_sig(context)    ((context)->sc_err)
#define MASK_sig(context)     ((context)->sc_mask)
J
Juergen Lock 已提交
874 875 876 877 878 879 880
#elif defined (__FreeBSD__) || defined(__DragonFly__)
#include <ucontext.h>

#define PC_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
#define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
#define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
#define MASK_sig(context)     ((context)->uc_sigmask)
881
#else
882 883 884 885
#define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
#define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
886 887
#endif

888
int cpu_signal_handler(int host_signum, void *pinfo,
889 890
                       void *puc)
{
891
    siginfo_t *info = pinfo;
892
    unsigned long pc;
J
Juergen Lock 已提交
893
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
894
    ucontext_t *uc = puc;
895 896
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
897 898 899
#else
    struct ucontext *uc = puc;
#endif
900

901
    pc = PC_sig(uc);
902
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
903 904 905
                             TRAP_sig(uc) == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &MASK_sig(uc), puc);
906 907
}

M
malc 已提交
908
#elif defined(_ARCH_PPC)
B
bellard 已提交
909

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

959
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
960
                       void *puc)
B
bellard 已提交
961
{
962
    siginfo_t *info = pinfo;
963 964 965 966
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

967
    pc = IAR_sig(uc);
968 969 970
    is_write = 0;
#if 0
    /* ppc 4xx case */
971
    if (DSISR_sig(uc) & 0x00800000)
972 973
        is_write = 1;
#else
974
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
975 976
        is_write = 1;
#endif
977
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
978
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
979 980
}

B
bellard 已提交
981 982
#elif defined(__alpha__)

983
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
984 985
                           void *puc)
{
986
    siginfo_t *info = pinfo;
B
bellard 已提交
987 988 989 990 991
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

992
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1008
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1009
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1010
}
1011 1012
#elif defined(__sparc__)

1013
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1014
                       void *puc)
1015
{
1016
    siginfo_t *info = pinfo;
1017 1018
    int is_write;
    uint32_t insn;
1019
#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
B
blueswir1 已提交
1020 1021
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1022
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1023 1024
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1025
#ifdef __linux__
B
blueswir1 已提交
1026 1027 1028
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1029 1030 1031 1032 1033
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1034 1035
#endif

1036 1037 1038 1039 1040 1041
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
1042
      case 0x15: // stba
1043
      case 0x06: // sth
1044
      case 0x16: // stha
1045
      case 0x04: // st
1046
      case 0x14: // sta
1047
      case 0x07: // std
1048 1049 1050
      case 0x17: // stda
      case 0x0e: // stx
      case 0x1e: // stxa
1051
      case 0x24: // stf
1052
      case 0x34: // stfa
1053
      case 0x27: // stdf
1054 1055 1056
      case 0x37: // stdfa
      case 0x26: // stqf
      case 0x36: // stqfa
1057
      case 0x25: // stfsr
1058 1059
      case 0x3c: // casa
      case 0x3e: // casxa
1060 1061 1062 1063
	is_write = 1;
	break;
      }
    }
1064
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1065
                             is_write, sigmask, NULL);
1066 1067 1068 1069
}

#elif defined(__arm__)

1070
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1071
                       void *puc)
1072
{
1073
    siginfo_t *info = pinfo;
1074 1075 1076
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1077

1078
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1079 1080
    pc = uc->uc_mcontext.gregs[R15];
#else
1081
    pc = uc->uc_mcontext.arm_pc;
1082
#endif
1083 1084
    /* XXX: compute is_write */
    is_write = 0;
1085
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1086
                             is_write,
P
pbrook 已提交
1087
                             &uc->uc_sigmask, puc);
1088 1089
}

B
bellard 已提交
1090 1091
#elif defined(__mc68000)

1092
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1093 1094
                       void *puc)
{
1095
    siginfo_t *info = pinfo;
B
bellard 已提交
1096 1097 1098
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1099

B
bellard 已提交
1100 1101 1102
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1103
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1104
                             is_write,
1105
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1106 1107
}

B
bellard 已提交
1108 1109 1110 1111 1112 1113 1114
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1115
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1116
{
1117
    siginfo_t *info = pinfo;
B
bellard 已提交
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1129
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1142 1143
#elif defined(__s390__)

1144
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1145 1146
                       void *puc)
{
1147
    siginfo_t *info = pinfo;
B
bellard 已提交
1148 1149 1150
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1151

B
bellard 已提交
1152 1153 1154
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1155
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1156 1157 1158 1159 1160
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1161
int cpu_signal_handler(int host_signum, void *pinfo,
1162 1163
                       void *puc)
{
T
ths 已提交
1164
    siginfo_t *info = pinfo;
1165 1166 1167
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1168

1169 1170
    /* XXX: compute is_write */
    is_write = 0;
1171
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1172
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1173 1174
}

A
aurel32 已提交
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1193
#else
B
bellard 已提交
1194

1195
#error host CPU specific signal handler needed
B
bellard 已提交
1196

B
bellard 已提交
1197
#endif
B
bellard 已提交
1198 1199

#endif /* !defined(CONFIG_SOFTMMU) */