cpu-exec.c 48.4 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
B
bellard 已提交
25

26 27 28 29 30 31 32 33 34 35 36 37 38 39
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

40 41 42 43 44 45
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

46
int tb_invalidated_flag;
47
static unsigned long next_tb;
48

B
bellard 已提交
49
//#define DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

B
bellard 已提交
52 53
void cpu_loop_exit(void)
{
54 55 56
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
57 58
    longjmp(env->jmp_env, 1);
}
59

P
pbrook 已提交
60
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
61 62
#define reg_T2
#endif
B
bellard 已提交
63

64 65 66
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
67
void cpu_resume_from_signal(CPUState *env1, void *puc)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

86 87
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
88
                                      uint64_t flags)
89 90 91 92 93 94
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
95

96 97 98
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
99

100
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
101

102 103 104 105 106 107 108 109 110 111
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
112
        if (tb->pc == pc &&
113
            tb->page_addr[0] == phys_page1 &&
114
            tb->cs_base == cs_base &&
115 116 117
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
118
                virt_page2 = (pc & TARGET_PAGE_MASK) +
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
138
        tb_invalidated_flag = 1;
139 140 141 142 143
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
144
    cpu_gen_code(env, tb, &code_gen_size);
145
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
146

147 148 149 150 151 152 153
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
154

155 156 157 158 159 160 161 162 163 164 165
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
166
    uint64_t flags;
167 168 169 170 171 172 173 174 175 176 177

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
178 179 180
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
181 182
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
183
    flags |= (env->condexec_bits << 8);
184 185 186 187
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
188 189 190
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
191
#else
192 193
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
194 195 196 197
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
198
    flags = env->hflags;
199 200 201
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
202
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
203
    cs_base = 0;
204
    pc = env->PC[env->current_tc];
P
pbrook 已提交
205
#elif defined(TARGET_M68K)
P
pbrook 已提交
206 207 208
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
209 210
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
211
#elif defined(TARGET_SH4)
T
ths 已提交
212 213
    flags = env->flags;
    cs_base = 0;
B
bellard 已提交
214
    pc = env->pc;
J
j_mayer 已提交
215 216 217 218
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
219
#elif defined(TARGET_CRIS)
220
    flags = env->pregs[PR_CCS] & (U_FLAG | X_FLAG);
221
    flags |= env->dslot;
222 223
    cs_base = 0;
    pc = env->pc;
224 225 226
#else
#error unsupported CPU
#endif
B
bellard 已提交
227
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
228 229 230
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
231 232 233 234 235 236
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
237
            next_tb = 0;
B
bellard 已提交
238
        }
239 240 241 242
    }
    return tb;
}

B
bellard 已提交
243 244
/* main execution loop */

B
bellard 已提交
245
int cpu_exec(CPUState *env1)
B
bellard 已提交
246
{
P
pbrook 已提交
247 248
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
249 250
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
251
    uint8_t *tc_ptr;
252

253 254
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
255

256
    cpu_single_env = env1;
B
bellard 已提交
257

B
bellard 已提交
258
    /* first we save global registers */
P
pbrook 已提交
259 260
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
261
    env = env1;
B
bellard 已提交
262

B
bellard 已提交
263
    env_to_regs();
264
#if defined(TARGET_I386)
B
bellard 已提交
265
    /* put eflags in CPU temporary format */
B
bellard 已提交
266 267
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
268
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
269
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
270
#elif defined(TARGET_SPARC)
P
pbrook 已提交
271 272 273 274
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
275 276 277
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
278
#elif defined(TARGET_MIPS)
B
bellard 已提交
279
#elif defined(TARGET_SH4)
280
#elif defined(TARGET_CRIS)
B
bellard 已提交
281
    /* XXXXX */
B
bellard 已提交
282 283 284
#else
#error unsupported target CPU
#endif
285
    env->exception_index = -1;
286

B
bellard 已提交
287
    /* prepare setjmp context for exception handling */
288 289
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
290
            env->current_tb = NULL;
291 292 293 294 295 296 297 298
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
299
                       which will be handled outside the cpu execution
300
                       loop */
B
bellard 已提交
301
#if defined(TARGET_I386)
302 303 304
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
305
                                      env->exception_next_eip);
306 307
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
308
#endif
309 310 311
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
312
#if defined(TARGET_I386)
313 314 315
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
316 317 318
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
319
                                 env->exception_next_eip, 0);
320 321
                    /* successfully delivered */
                    env->old_exception = -1;
322 323
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
324 325
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
326
#elif defined(TARGET_SPARC)
327
                    do_interrupt(env);
B
bellard 已提交
328 329
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
330 331
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
332 333
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
334 335
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
336 337
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
338
#endif
339 340
                }
                env->exception_index = -1;
341
            }
B
bellard 已提交
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
365
            }
B
bellard 已提交
366 367
#endif

368
            next_tb = 0; /* force lookup of first TB */
369
            for(;;) {
B
bellard 已提交
370
                interrupt_request = env->interrupt_request;
T
ths 已提交
371 372 373 374
                if (__builtin_expect(interrupt_request, 0)
#if defined(TARGET_I386)
			&& env->hflags & HF_GIF_MASK
#endif
375
            && likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
376 377 378 379 380
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
381
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
382
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
383 384 385 386 387 388 389
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
390
#if defined(TARGET_I386)
B
bellard 已提交
391 392
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
T
ths 已提交
393
                        svm_check_intercept(SVM_EXIT_SMI);
B
bellard 已提交
394 395
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
396
                        next_tb = 0;
A
aurel32 已提交
397 398 399 400 401
                    } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                        !(env->hflags & HF_NMI_MASK)) {
                        env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                        env->hflags |= HF_NMI_MASK;
                        do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
402
                        next_tb = 0;
B
bellard 已提交
403
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
404
                        (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
405
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
406
                        int intno;
T
ths 已提交
407
                        svm_check_intercept(SVM_EXIT_INTR);
T
ths 已提交
408
                        env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
409
                        intno = cpu_get_pic_interrupt(env);
410
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
411 412
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
413
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
414 415
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
416
                        next_tb = 0;
T
ths 已提交
417 418 419 420 421 422
#if !defined(CONFIG_USER_ONLY)
                    } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                        (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                         int intno;
                         /* FIXME: this should respect TPR */
                         env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
T
ths 已提交
423
                         svm_check_intercept(SVM_EXIT_VINTR);
T
ths 已提交
424 425 426 427
                         intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                         if (loglevel & CPU_LOG_TB_IN_ASM)
                             fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
	                 do_interrupt(intno, 0, 0, -1, 1);
T
ths 已提交
428 429
                         stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
                                  ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
430
                        next_tb = 0;
B
bellard 已提交
431
#endif
B
bellard 已提交
432
                    }
433
#elif defined(TARGET_PPC)
434 435 436 437 438
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
439
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
440 441 442
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
443
                        next_tb = 0;
444
                    }
B
bellard 已提交
445 446
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
447
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
448
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
449 450
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
451 452 453 454 455
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
456
                        next_tb = 0;
B
bellard 已提交
457
                    }
458
#elif defined(TARGET_SPARC)
B
bellard 已提交
459 460 461 462 463 464 465 466 467
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
468 469
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
470
			    env->interrupt_index = 0;
B
blueswir1 已提交
471 472 473
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
474
                        next_tb = 0;
B
bellard 已提交
475
			}
476 477 478
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
479
		    }
B
bellard 已提交
480 481 482 483 484
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
485
                        next_tb = 0;
B
bellard 已提交
486
                    }
P
pbrook 已提交
487 488 489 490 491 492 493 494 495
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
496
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
497 498
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
499 500
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
501
                        next_tb = 0;
B
bellard 已提交
502
                    }
B
bellard 已提交
503
#elif defined(TARGET_SH4)
504 505
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
506
                        next_tb = 0;
507
                    }
J
j_mayer 已提交
508 509 510
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
511
                        next_tb = 0;
J
j_mayer 已提交
512
                    }
513 514 515
#elif defined(TARGET_CRIS)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
516
                        next_tb = 0;
517
                    }
P
pbrook 已提交
518 519 520 521 522 523 524 525 526 527 528
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
529
                        next_tb = 0;
P
pbrook 已提交
530
                    }
B
bellard 已提交
531
#endif
B
bellard 已提交
532 533
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
534
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
535 536 537
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
538
                        next_tb = 0;
539
                    }
B
bellard 已提交
540 541 542 543 544
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
545
                }
B
bellard 已提交
546
#ifdef DEBUG_EXEC
B
bellard 已提交
547
                if ((loglevel & CPU_LOG_TB_CPU)) {
548
                    /* restore flags in standard format */
549 550
                    regs_to_env();
#if defined(TARGET_I386)
551
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
552
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
553
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
554
#elif defined(TARGET_ARM)
B
bellard 已提交
555
                    cpu_dump_state(env, logfile, fprintf, 0);
556
#elif defined(TARGET_SPARC)
B
bellard 已提交
557
                    cpu_dump_state(env, logfile, fprintf, 0);
558
#elif defined(TARGET_PPC)
B
bellard 已提交
559
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
560 561 562 563 564 565
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
566 567
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
568 569
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
570 571
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
572 573
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
574
#else
575
#error unsupported target CPU
B
bellard 已提交
576
#endif
577
                }
B
bellard 已提交
578
#endif
579
                tb = tb_find_fast();
580
#ifdef DEBUG_EXEC
B
bellard 已提交
581
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
582 583 584
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
585
                }
586
#endif
587 588 589
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
590
                {
591
                    if (next_tb != 0 &&
592
#ifdef USE_KQEMU
593 594
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
595
                        tb->page_addr[1] == -1) {
596
                    spin_lock(&tb_lock);
597
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
598 599
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
600
                }
601
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
602
                env->current_tb = tb;
603
                /* execute the generated code */
604 605 606 607 608
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
                env = cpu_single_env;
#define env cpu_single_env
#endif
609
                next_tb = tcg_qemu_tb_exec(tc_ptr);
B
bellard 已提交
610
                env->current_tb = NULL;
B
bellard 已提交
611 612
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
613 614 615 616 617 618
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
619
#endif
T
ths 已提交
620
            } /* for(;;) */
621
        } else {
B
bellard 已提交
622
            env_to_regs();
B
bellard 已提交
623
        }
624 625
    } /* for(;;) */

B
bellard 已提交
626

B
bellard 已提交
627
#if defined(TARGET_I386)
B
bellard 已提交
628
    /* restore flags in standard format */
B
bellard 已提交
629
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
630
#elif defined(TARGET_ARM)
B
bellard 已提交
631
    /* XXX: Save/restore host fpu exception state?.  */
632
#elif defined(TARGET_SPARC)
633
#elif defined(TARGET_PPC)
P
pbrook 已提交
634 635 636 637 638
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
639
#elif defined(TARGET_MIPS)
B
bellard 已提交
640
#elif defined(TARGET_SH4)
J
j_mayer 已提交
641
#elif defined(TARGET_ALPHA)
642
#elif defined(TARGET_CRIS)
B
bellard 已提交
643
    /* XXXXX */
B
bellard 已提交
644 645 646
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
647 648 649 650

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
651
    /* fail safe : never use cpu_single_env outside cpu_exec() */
652
    cpu_single_env = NULL;
B
bellard 已提交
653 654
    return ret;
}
B
bellard 已提交
655

656 657 658 659
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
660 661 662
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
663 664 665
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
666
#endif
667 668
}

B
bellard 已提交
669
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
670

B
bellard 已提交
671 672 673 674 675 676
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
677
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
678
        selector &= 0xffff;
679
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
680
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
681
    } else {
B
bellard 已提交
682
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
683
    }
B
bellard 已提交
684 685
    env = saved_env;
}
B
bellard 已提交
686

687
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
688 689 690 691 692
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
693

694
    helper_fsave(ptr, data32);
695 696 697 698

    env = saved_env;
}

699
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
700 701 702 703 704
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
705

706
    helper_frstor(ptr, data32);
707 708 709 710

    env = saved_env;
}

B
bellard 已提交
711 712
#endif /* TARGET_I386 */

B
bellard 已提交
713 714
#if !defined(CONFIG_SOFTMMU)

715 716
#if defined(TARGET_I386)

717
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
718 719 720
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
721
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
722
                                    int is_write, sigset_t *old_set,
723
                                    void *puc)
B
bellard 已提交
724
{
B
bellard 已提交
725 726
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
727

B
bellard 已提交
728 729
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
730
#if defined(DEBUG_SIGNAL)
731
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
732
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
733
#endif
734
    /* XXX: locking issue */
735
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
736 737
        return 1;
    }
738

739
    /* see if it is an MMU fault */
740
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
741 742 743 744 745
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
746 747
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
748 749
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
750
        cpu_restore_state(tb, env, pc, puc);
751
    }
B
bellard 已提交
752
    if (ret == 1) {
753
#if 0
754
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
755
               env->eip, env->cr[2], env->error_code);
756
#endif
B
bellard 已提交
757 758 759
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
760
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
761 762
    } else {
        /* activate soft MMU for this block */
763
        env->hflags |= HF_SOFTMMU_MASK;
764
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
765
    }
766 767 768 769
    /* never comes here */
    return 1;
}

B
bellard 已提交
770
#elif defined(TARGET_ARM)
771
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
772 773
                                    int is_write, sigset_t *old_set,
                                    void *puc)
774
{
B
bellard 已提交
775 776 777 778 779 780
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
781
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
782 783
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
784
    /* XXX: locking issue */
785
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
786 787
        return 1;
    }
B
bellard 已提交
788
    /* see if it is an MMU fault */
789
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
805 806
    /* never comes here */
    return 1;
807
}
808 809
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
810 811
                                    int is_write, sigset_t *old_set,
                                    void *puc)
812
{
B
bellard 已提交
813 814 815 816 817 818
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
819
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
820 821
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
822
    /* XXX: locking issue */
823
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
824 825
        return 1;
    }
B
bellard 已提交
826
    /* see if it is an MMU fault */
827
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
843 844
    /* never comes here */
    return 1;
845
}
846 847
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
848 849
                                    int is_write, sigset_t *old_set,
                                    void *puc)
850 851
{
    TranslationBlock *tb;
852
    int ret;
853

854 855 856
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
857
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
858 859 860
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
861
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
862 863 864
        return 1;
    }

865
    /* see if it is an MMU fault */
866
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
867 868 869 870 871
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

872 873 874 875 876
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
877
        cpu_restore_state(tb, env, pc, puc);
878
    }
879
    if (ret == 1) {
880
#if 0
881
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
882
               env->nip, env->error_code, tb);
883 884 885
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
886
        sigprocmask(SIG_SETMASK, old_set, NULL);
887
        do_raise_exception_err(env->exception_index, env->error_code);
888 889
    } else {
        /* activate soft MMU for this block */
890
        cpu_resume_from_signal(env, puc);
891
    }
892
    /* never comes here */
P
pbrook 已提交
893 894 895 896 897 898 899 900 901 902 903 904 905 906
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
907
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
908 909 910 911 912 913 914
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
915
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
932 933
    return 1;
}
B
bellard 已提交
934 935 936 937 938 939 940 941

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
942

B
bellard 已提交
943 944 945
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
946
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
947 948 949
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
950
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
951 952 953 954
        return 1;
    }

    /* see if it is an MMU fault */
955
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
956 957 958 959 960 961 962 963 964 965 966 967 968 969
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
970
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
971
               env->PC, env->error_code, tb);
B
bellard 已提交
972 973 974 975 976 977 978 979 980 981 982 983 984
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
985 986 987 988 989 990 991
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
992

B
bellard 已提交
993 994 995
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
996
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
997 998 999 1000 1001 1002 1003 1004
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1005
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1006 1007 1008 1009 1010 1011
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1012 1013 1014 1015 1016 1017 1018
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1019
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1037

J
j_mayer 已提交
1038 1039 1040
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1041
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1042 1043 1044 1045 1046 1047 1048 1049
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1050
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1051 1052 1053 1054 1055 1056
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1057 1058 1059 1060 1061 1062 1063
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1064
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1065 1066 1067 1068
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1069 1070
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1071 1072 1073
    /* never comes here */
    return 1;
}
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1094
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1115 1116 1117
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1118

B
bellard 已提交
1119 1120
#if defined(__i386__)

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1133
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1134
                       void *puc)
B
bellard 已提交
1135
{
1136
    siginfo_t *info = pinfo;
B
bellard 已提交
1137 1138
    struct ucontext *uc = puc;
    unsigned long pc;
1139
    int trapno;
B
bellard 已提交
1140

1141 1142
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1143 1144 1145
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1146
#endif
1147 1148
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1149 1150 1151 1152
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1153 1154
}

1155 1156
#elif defined(__x86_64__)

1157
int cpu_signal_handler(int host_signum, void *pinfo,
1158 1159
                       void *puc)
{
1160
    siginfo_t *info = pinfo;
1161 1162 1163 1164
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1165 1166
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1167 1168 1169 1170
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1171
#elif defined(__powerpc__)
B
bellard 已提交
1172

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1222
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1223
                       void *puc)
B
bellard 已提交
1224
{
1225
    siginfo_t *info = pinfo;
1226 1227 1228 1229
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1230
    pc = IAR_sig(uc);
1231 1232 1233
    is_write = 0;
#if 0
    /* ppc 4xx case */
1234
    if (DSISR_sig(uc) & 0x00800000)
1235 1236
        is_write = 1;
#else
1237
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1238 1239
        is_write = 1;
#endif
1240
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1241
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1242 1243
}

B
bellard 已提交
1244 1245
#elif defined(__alpha__)

1246
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1247 1248
                           void *puc)
{
1249
    siginfo_t *info = pinfo;
B
bellard 已提交
1250 1251 1252 1253 1254
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1255
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1271
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1272
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1273
}
1274 1275
#elif defined(__sparc__)

1276
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1277
                       void *puc)
1278
{
1279
    siginfo_t *info = pinfo;
1280 1281
    int is_write;
    uint32_t insn;
1282
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1283 1284
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1285
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1286 1287 1288 1289 1290 1291 1292
    unsigned long pc = regs[1];
#else
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
#endif

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1309
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1310
                             is_write, sigmask, NULL);
1311 1312 1313 1314
}

#elif defined(__arm__)

1315
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1316
                       void *puc)
1317
{
1318
    siginfo_t *info = pinfo;
1319 1320 1321
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1322

1323
    pc = uc->uc_mcontext.arm_pc;
1324 1325
    /* XXX: compute is_write */
    is_write = 0;
1326
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1327
                             is_write,
P
pbrook 已提交
1328
                             &uc->uc_sigmask, puc);
1329 1330
}

B
bellard 已提交
1331 1332
#elif defined(__mc68000)

1333
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1334 1335
                       void *puc)
{
1336
    siginfo_t *info = pinfo;
B
bellard 已提交
1337 1338 1339
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1340

B
bellard 已提交
1341 1342 1343
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1344
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1345
                             is_write,
1346
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1347 1348
}

B
bellard 已提交
1349 1350 1351 1352 1353 1354 1355
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1356
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1357
{
1358
    siginfo_t *info = pinfo;
B
bellard 已提交
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1370
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1383 1384
#elif defined(__s390__)

1385
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1386 1387
                       void *puc)
{
1388
    siginfo_t *info = pinfo;
B
bellard 已提交
1389 1390 1391
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1392

B
bellard 已提交
1393 1394 1395
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1396
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1397 1398 1399 1400 1401
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1402
int cpu_signal_handler(int host_signum, void *pinfo,
1403 1404
                       void *puc)
{
T
ths 已提交
1405
    siginfo_t *info = pinfo;
1406 1407 1408
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1409

1410 1411
    /* XXX: compute is_write */
    is_write = 0;
1412
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1413
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1414 1415
}

A
aurel32 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1434
#else
B
bellard 已提交
1435

1436
#error host CPU specific signal handler needed
B
bellard 已提交
1437

B
bellard 已提交
1438
#endif
B
bellard 已提交
1439 1440

#endif /* !defined(CONFIG_SOFTMMU) */