cpu-exec.c 49.7 KB
Newer Older
B
bellard 已提交
1 2 3
/*
 *  i386 emulator main execution loop
 * 
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
B
bellard 已提交
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

38 39
int tb_invalidated_flag;

B
bellard 已提交
40
//#define DEBUG_EXEC
B
bellard 已提交
41
//#define DEBUG_SIGNAL
B
bellard 已提交
42

B
bellard 已提交
43 44
void cpu_loop_exit(void)
{
45 46 47
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
48 49
    longjmp(env->jmp_env, 1);
}
50

P
pbrook 已提交
51
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
52 53
#define reg_T2
#endif
B
bellard 已提交
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
void cpu_resume_from_signal(CPUState *env1, void *puc) 
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129

static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
                                      unsigned int flags)
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
    
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
    
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
    
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
        if (tb->pc == pc && 
            tb->page_addr[0] == phys_page1 &&
            tb->cs_base == cs_base && 
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
                virt_page2 = (pc & TARGET_PAGE_MASK) + 
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
130
        tb_invalidated_flag = 1;
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
    cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
    
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
    
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
    unsigned int flags;

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
170 171 172
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
173 174
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
175 176 177 178
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
179 180 181
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
182
#else
B
bellard 已提交
183 184 185
    // FPU enable . MMU enabled . MMU no-fault . Supervisor
    flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
        | env->psrs;
186 187 188 189 190 191 192 193 194
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
    flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
        (msr_se << MSR_SE) | (msr_le << MSR_LE);
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
195
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
196
    cs_base = 0;
197
    pc = env->PC;
P
pbrook 已提交
198
#elif defined(TARGET_M68K)
P
pbrook 已提交
199 200 201
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
202 203
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
204 205 206 207
#elif defined(TARGET_SH4)
    flags = env->sr & (SR_MD | SR_RB);
    cs_base = 0;         /* XXXXX */
    pc = env->pc;
J
j_mayer 已提交
208 209 210 211
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
212 213 214 215 216 217 218
#else
#error unsupported CPU
#endif
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
219 220 221 222 223 224 225 226
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
            T0 = 0;
        }
227 228 229 230 231
    }
    return tb;
}


B
bellard 已提交
232 233
/* main execution loop */

B
bellard 已提交
234
int cpu_exec(CPUState *env1)
B
bellard 已提交
235
{
P
pbrook 已提交
236 237 238
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
239 240 241 242
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
#endif
B
bellard 已提交
243
#if defined(__sparc__) && !defined(HOST_SOLARIS)
244 245
    int saved_i7;
    target_ulong tmp_T0;
B
bellard 已提交
246
#endif
247
    int ret, interrupt_request;
B
bellard 已提交
248
    void (*gen_func)(void);
249
    TranslationBlock *tb;
B
bellard 已提交
250
    uint8_t *tc_ptr;
251

252 253
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
254

B
bellard 已提交
255 256
    cpu_single_env = env1; 

B
bellard 已提交
257
    /* first we save global registers */
P
pbrook 已提交
258 259
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
260
    env = env1;
B
bellard 已提交
261
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
262 263 264 265
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

B
bellard 已提交
266
    env_to_regs();
267
#if defined(TARGET_I386)
B
bellard 已提交
268
    /* put eflags in CPU temporary format */
B
bellard 已提交
269 270
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
271
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
272
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273
#elif defined(TARGET_SPARC)
B
bellard 已提交
274 275 276
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
P
pbrook 已提交
277 278 279 280
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
281 282 283
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
284
#elif defined(TARGET_MIPS)
B
bellard 已提交
285 286
#elif defined(TARGET_SH4)
    /* XXXXX */
B
bellard 已提交
287 288 289
#else
#error unsupported target CPU
#endif
290
    env->exception_index = -1;
291

B
bellard 已提交
292
    /* prepare setjmp context for exception handling */
293 294
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
295
            env->current_tb = NULL;
296 297 298 299 300 301 302 303
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
304
                       which will be handled outside the cpu execution
305
                       loop */
B
bellard 已提交
306
#if defined(TARGET_I386)
307 308 309 310
                    do_interrupt_user(env->exception_index, 
                                      env->exception_is_int, 
                                      env->error_code, 
                                      env->exception_next_eip);
B
bellard 已提交
311
#endif
312 313 314
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
315
#if defined(TARGET_I386)
316 317 318 319 320 321
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
                    do_interrupt(env->exception_index, 
                                 env->exception_is_int, 
                                 env->error_code, 
B
bellard 已提交
322
                                 env->exception_next_eip, 0);
323 324
                    /* successfully delivered */
                    env->old_exception = -1;
325 326
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
327 328
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
329
#elif defined(TARGET_SPARC)
B
bellard 已提交
330
                    do_interrupt(env->exception_index);
B
bellard 已提交
331 332
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
333 334
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
335 336
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
P
pbrook 已提交
337 338
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
339
#endif
340 341
                }
                env->exception_index = -1;
B
bellard 已提交
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
            } 
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
366
            }
B
bellard 已提交
367 368
#endif

369 370
            T0 = 0; /* force lookup of first TB */
            for(;;) {
B
bellard 已提交
371
#if defined(__sparc__) && !defined(HOST_SOLARIS)
372 373
                /* g1 can be modified by some libc? functions */ 
                tmp_T0 = T0;
374
#endif	    
B
bellard 已提交
375
                interrupt_request = env->interrupt_request;
376
                if (__builtin_expect(interrupt_request, 0)) {
377 378 379 380 381
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
382 383 384 385 386 387 388 389 390
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
    defined(TARGET_PPC) || defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
391
#if defined(TARGET_I386)
B
bellard 已提交
392 393 394 395 396 397 398 399 400 401
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
#if defined(__sparc__) && !defined(HOST_SOLARIS)
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
402 403
                        (env->eflags & IF_MASK) && 
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
404
                        int intno;
405
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
406
                        intno = cpu_get_pic_interrupt(env);
407
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
408 409
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
410
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
411 412
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
413
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
414 415 416 417
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
418
                    }
419
#elif defined(TARGET_PPC)
420 421 422 423 424
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
425
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
426 427 428
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
B
bellard 已提交
429
#if defined(__sparc__) && !defined(HOST_SOLARIS)
430
                        tmp_T0 = 0;
431
#else
432
                        T0 = 0;
433
#endif
434
                    }
B
bellard 已提交
435 436
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
437
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
438
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
439 440
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
441 442 443 444 445
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
B
bellard 已提交
446
#if defined(__sparc__) && !defined(HOST_SOLARIS)
447 448 449 450
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
451
                    }
452
#elif defined(TARGET_SPARC)
B
bellard 已提交
453 454 455 456 457 458 459 460 461 462 463
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
bellard 已提交
464
#if defined(__sparc__) && !defined(HOST_SOLARIS)
465 466 467 468
                            tmp_T0 = 0;
#else
                            T0 = 0;
#endif
B
bellard 已提交
469
			}
470 471 472
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
473
		    }
B
bellard 已提交
474 475 476 477 478 479 480 481 482 483 484
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
                    }
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && !(env->uncached_cpsr & CPSR_I)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                    }
B
bellard 已提交
485 486
#elif defined(TARGET_SH4)
		    /* XXXXX */
J
j_mayer 已提交
487 488 489 490
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
                    }
P
pbrook 已提交
491 492 493 494 495 496 497 498 499 500 501 502
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
                    }
B
bellard 已提交
503
#endif
B
bellard 已提交
504 505
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
506
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
507 508 509
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
510
#if defined(__sparc__) && !defined(HOST_SOLARIS)
511 512 513 514 515
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    }
B
bellard 已提交
516 517 518 519 520
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
521
                }
B
bellard 已提交
522
#ifdef DEBUG_EXEC
B
bellard 已提交
523
                if ((loglevel & CPU_LOG_TB_CPU)) {
524
                    /* restore flags in standard format */
525 526
                    regs_to_env();
#if defined(TARGET_I386)
527
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
528
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
529
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
530
#elif defined(TARGET_ARM)
B
bellard 已提交
531
                    cpu_dump_state(env, logfile, fprintf, 0);
532
#elif defined(TARGET_SPARC)
B
bellard 已提交
533 534 535
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
536
#elif defined(TARGET_PPC)
B
bellard 已提交
537
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
538 539 540 541 542 543
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
544 545
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
546 547
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
548 549
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
550 551 552
#else
#error unsupported target CPU 
#endif
553
                }
B
bellard 已提交
554
#endif
555
                tb = tb_find_fast();
556
#ifdef DEBUG_EXEC
B
bellard 已提交
557
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
558 559 560
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
561
                }
562
#endif
B
bellard 已提交
563
#if defined(__sparc__) && !defined(HOST_SOLARIS)
564
                T0 = tmp_T0;
565
#endif	    
566 567 568
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
569
                {
570
                    if (T0 != 0 &&
571 572 573
#if USE_KQEMU
                        (env->kqemu_enabled != 2) &&
#endif
574
                        tb->page_addr[1] == -1
575 576 577 578 579
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
                    && (tb->cflags & CF_CODE_COPY) == 
                    (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
#endif
                    ) {
580
                    spin_lock(&tb_lock);
B
bellard 已提交
581
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
B
bellard 已提交
582 583 584 585 586
#if defined(USE_CODE_COPY)
                    /* propagates the FP use info */
                    ((TranslationBlock *)(T0 & ~3))->cflags |= 
                        (tb->cflags & CF_FP_USED);
#endif
587 588
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
589
                }
590
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
591
                env->current_tb = tb;
592 593
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
594
#if defined(__sparc__)
595 596 597 598
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
                                     : "r" (gen_func) 
B
bellard 已提交
599
                                     : "i0", "i1", "i2", "i3", "i4", "i5",
600
                                       "o0", "o1", "o2", "o3", "o4", "o5",
B
bellard 已提交
601 602
                                       "l0", "l1", "l2", "l3", "l4", "l5",
                                       "l6", "l7");
603
#elif defined(__arm__)
604 605 606 607 608 609
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
610 611 612
#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
{
    if (!(tb->cflags & CF_CODE_COPY)) {
B
bellard 已提交
613 614 615
        if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
            save_native_fp_state(env);
        }
616 617
        gen_func();
    } else {
B
bellard 已提交
618 619 620
        if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
            restore_native_fp_state(env);
        }
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
        /* we work with native eflags */
        CC_SRC = cc_table[CC_OP].compute_all();
        CC_OP = CC_OP_EFLAGS;
        asm(".globl exec_loop\n"
            "\n"
            "debug1:\n"
            "    pushl %%ebp\n"
            "    fs movl %10, %9\n"
            "    fs movl %11, %%eax\n"
            "    andl $0x400, %%eax\n"
            "    fs orl %8, %%eax\n"
            "    pushl %%eax\n"
            "    popf\n"
            "    fs movl %%esp, %12\n"
            "    fs movl %0, %%eax\n"
            "    fs movl %1, %%ecx\n"
            "    fs movl %2, %%edx\n"
            "    fs movl %3, %%ebx\n"
            "    fs movl %4, %%esp\n"
            "    fs movl %5, %%ebp\n"
            "    fs movl %6, %%esi\n"
            "    fs movl %7, %%edi\n"
            "    fs jmp *%9\n"
            "exec_loop:\n"
            "    fs movl %%esp, %4\n"
            "    fs movl %12, %%esp\n"
            "    fs movl %%eax, %0\n"
            "    fs movl %%ecx, %1\n"
            "    fs movl %%edx, %2\n"
            "    fs movl %%ebx, %3\n"
            "    fs movl %%ebp, %5\n"
            "    fs movl %%esi, %6\n"
            "    fs movl %%edi, %7\n"
            "    pushf\n"
            "    popl %%eax\n"
            "    movl %%eax, %%ecx\n"
            "    andl $0x400, %%ecx\n"
            "    shrl $9, %%ecx\n"
            "    andl $0x8d5, %%eax\n"
            "    fs movl %%eax, %8\n"
            "    movl $1, %%eax\n"
            "    subl %%ecx, %%eax\n"
            "    fs movl %%eax, %11\n"
            "    fs movl %9, %%ebx\n" /* get T0 value */
            "    popl %%ebp\n"
            :
            : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
            "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
            "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
            "a" (gen_func),
            "m" (*(uint8_t *)offsetof(CPUState, df)),
            "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
            : "%ecx", "%edx"
            );
    }
}
B
bellard 已提交
684 685 686 687 688 689 690 691 692
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
693
#else
694
                gen_func();
B
bellard 已提交
695
#endif
B
bellard 已提交
696
                env->current_tb = NULL;
B
bellard 已提交
697 698 699
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
700 701
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
702 703 704
                    /* do not allow linking to another block */
                    T0 = 0;
                }
705 706 707 708 709 710 711
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
712
#endif
713 714
            }
        } else {
B
bellard 已提交
715
            env_to_regs();
B
bellard 已提交
716
        }
717 718
    } /* for(;;) */

B
bellard 已提交
719

B
bellard 已提交
720
#if defined(TARGET_I386)
B
bellard 已提交
721 722 723 724 725
#if defined(USE_CODE_COPY)
    if (env->native_fp_regs) {
        save_native_fp_state(env);
    }
#endif
B
bellard 已提交
726
    /* restore flags in standard format */
B
bellard 已提交
727
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
728
#elif defined(TARGET_ARM)
B
bellard 已提交
729
    /* XXX: Save/restore host fpu exception state?.  */
730
#elif defined(TARGET_SPARC)
B
bellard 已提交
731 732 733
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
734
#elif defined(TARGET_PPC)
P
pbrook 已提交
735 736 737 738 739
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
740
#elif defined(TARGET_MIPS)
B
bellard 已提交
741
#elif defined(TARGET_SH4)
J
j_mayer 已提交
742
#elif defined(TARGET_ALPHA)
B
bellard 已提交
743
    /* XXXXX */
B
bellard 已提交
744 745 746
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
747 748

    /* restore global registers */
B
bellard 已提交
749
#if defined(__sparc__) && !defined(HOST_SOLARIS)
750
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
751
#endif
P
pbrook 已提交
752 753
#include "hostregs_helper.h"

B
bellard 已提交
754 755
    /* fail safe : never use cpu_single_env outside cpu_exec() */
    cpu_single_env = NULL; 
B
bellard 已提交
756 757
    return ret;
}
B
bellard 已提交
758

759 760 761 762
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
763 764 765
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
766 767 768
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
769
#endif
770 771
}

B
bellard 已提交
772
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
773

B
bellard 已提交
774 775 776 777 778 779
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
780
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
781
        selector &= 0xffff;
782
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
B
bellard 已提交
783
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
784
    } else {
B
bellard 已提交
785
        load_seg(seg_reg, selector);
B
bellard 已提交
786
    }
B
bellard 已提交
787 788
    env = saved_env;
}
B
bellard 已提交
789

790 791 792 793 794 795 796
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
797
    helper_fsave((target_ulong)ptr, data32);
798 799 800 801 802 803 804 805 806 807 808

    env = saved_env;
}

void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
809
    helper_frstor((target_ulong)ptr, data32);
810 811 812 813

    env = saved_env;
}

B
bellard 已提交
814 815
#endif /* TARGET_I386 */

B
bellard 已提交
816 817
#if !defined(CONFIG_SOFTMMU)

818 819
#if defined(TARGET_I386)

820
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
821 822 823
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
824
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
825 826
                                    int is_write, sigset_t *old_set, 
                                    void *puc)
B
bellard 已提交
827
{
B
bellard 已提交
828 829
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
830

B
bellard 已提交
831 832
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
833
#if defined(DEBUG_SIGNAL)
834 835
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
836
#endif
837
    /* XXX: locking issue */
838
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
839 840
        return 1;
    }
841

842
    /* see if it is an MMU fault */
B
bellard 已提交
843 844
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, 
                                   ((env->hflags & HF_CPL_MASK) == 3), 0);
845 846 847 848 849
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
850 851
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
852 853
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
854
        cpu_restore_state(tb, env, pc, puc);
855
    }
B
bellard 已提交
856
    if (ret == 1) {
857
#if 0
B
bellard 已提交
858 859
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", 
               env->eip, env->cr[2], env->error_code);
860
#endif
B
bellard 已提交
861 862 863
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
864
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
865 866
    } else {
        /* activate soft MMU for this block */
867
        env->hflags |= HF_SOFTMMU_MASK;
868
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
869
    }
870 871 872 873
    /* never comes here */
    return 1;
}

B
bellard 已提交
874
#elif defined(TARGET_ARM)
875
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
876 877
                                    int is_write, sigset_t *old_set,
                                    void *puc)
878
{
B
bellard 已提交
879 880 881 882 883 884 885 886 887
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
888
    /* XXX: locking issue */
889
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
890 891
        return 1;
    }
B
bellard 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
    /* see if it is an MMU fault */
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
909
}
910 911
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
912 913
                                    int is_write, sigset_t *old_set,
                                    void *puc)
914
{
B
bellard 已提交
915 916 917 918 919 920 921 922 923
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
924
    /* XXX: locking issue */
925
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
926 927
        return 1;
    }
B
bellard 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
    /* see if it is an MMU fault */
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
945
}
946 947
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
948 949
                                    int is_write, sigset_t *old_set,
                                    void *puc)
950 951
{
    TranslationBlock *tb;
952
    int ret;
953 954 955 956 957 958 959 960
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
961
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
962 963 964
        return 1;
    }

965
    /* see if it is an MMU fault */
B
bellard 已提交
966
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
967 968 969 970 971
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

972 973 974 975 976
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
977
        cpu_restore_state(tb, env, pc, puc);
978
    }
979
    if (ret == 1) {
980
#if 0
981 982
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
983 984 985
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
986
        sigprocmask(SIG_SETMASK, old_set, NULL);
987
        do_raise_exception_err(env->exception_index, env->error_code);
988 989
    } else {
        /* activate soft MMU for this block */
990
        cpu_resume_from_signal(env, puc);
991
    }
992
    /* never comes here */
P
pbrook 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1032 1033
    return 1;
}
B
bellard 已提交
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1050
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1051 1052 1053 1054
        return 1;
    }

    /* see if it is an MMU fault */
B
bellard 已提交
1055
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
B
bellard 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
T
ths 已提交
1070 1071
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n", 
               env->PC, env->error_code, tb);
B
bellard 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1169 1170
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1171 1172 1173
    /* never comes here */
    return 1;
}
B
bellard 已提交
1174 1175 1176
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1177

B
bellard 已提交
1178 1179
#if defined(__i386__)

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
#if defined(USE_CODE_COPY)
static void cpu_send_trap(unsigned long pc, int trap, 
                          struct ucontext *uc)
{
    TranslationBlock *tb;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, uc);
    }
    sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    raise_exception_err(trap, env->error_code);
}
#endif

1212
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1213
                       void *puc)
B
bellard 已提交
1214
{
1215
    siginfo_t *info = pinfo;
B
bellard 已提交
1216 1217
    struct ucontext *uc = puc;
    unsigned long pc;
1218
    int trapno;
B
bellard 已提交
1219

1220 1221
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1222 1223 1224
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1225
#endif
1226 1227
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
1228 1229 1230 1231 1232 1233 1234 1235 1236
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
    if (trapno == 0x00 || trapno == 0x05) {
        /* send division by zero or bound exception */
        cpu_send_trap(pc, trapno, uc);
        return 1;
    } else
#endif
        return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                                 trapno == 0xe ? 
1237
                                 (ERROR_sig(uc) >> 1) & 1 : 0,
1238
                                 &uc->uc_sigmask, puc);
B
bellard 已提交
1239 1240
}

1241 1242
#elif defined(__x86_64__)

1243
int cpu_signal_handler(int host_signum, void *pinfo,
1244 1245
                       void *puc)
{
1246
    siginfo_t *info = pinfo;
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? 
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1257
#elif defined(__powerpc__)
B
bellard 已提交
1258

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1308
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1309
                       void *puc)
B
bellard 已提交
1310
{
1311
    siginfo_t *info = pinfo;
1312 1313 1314 1315
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1316
    pc = IAR_sig(uc);
1317 1318 1319
    is_write = 0;
#if 0
    /* ppc 4xx case */
1320
    if (DSISR_sig(uc) & 0x00800000)
1321 1322
        is_write = 1;
#else
1323
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1324 1325 1326
        is_write = 1;
#endif
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1327
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1328 1329
}

B
bellard 已提交
1330 1331
#elif defined(__alpha__)

1332
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1333 1334
                           void *puc)
{
1335
    siginfo_t *info = pinfo;
B
bellard 已提交
1336 1337 1338 1339 1340
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1341
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1358
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1359
}
1360 1361
#elif defined(__sparc__)

1362
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1363
                       void *puc)
1364
{
1365
    siginfo_t *info = pinfo;
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
    
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1391
                             is_write, sigmask, NULL);
1392 1393 1394 1395
}

#elif defined(__arm__)

1396
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1397
                       void *puc)
1398
{
1399
    siginfo_t *info = pinfo;
1400 1401 1402 1403 1404 1405 1406 1407 1408
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
P
pbrook 已提交
1409
                             &uc->uc_sigmask, puc);
1410 1411
}

B
bellard 已提交
1412 1413
#elif defined(__mc68000)

1414
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1415 1416
                       void *puc)
{
1417
    siginfo_t *info = pinfo;
B
bellard 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
1427
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1428 1429
}

B
bellard 已提交
1430 1431 1432 1433 1434 1435 1436
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1437
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1438
{
1439
    siginfo_t *info = pinfo;
B
bellard 已提交
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1451
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1464 1465
#elif defined(__s390__)

1466
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1467 1468
                       void *puc)
{
1469
    siginfo_t *info = pinfo;
B
bellard 已提交
1470 1471 1472 1473 1474 1475 1476 1477
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1478 1479 1480 1481 1482
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

T
ths 已提交
1483
int cpu_signal_handler(int host_signum, void *pinfo, 
1484 1485
                       void *puc)
{
T
ths 已提交
1486
    siginfo_t *info = pinfo;
1487 1488 1489 1490 1491 1492 1493 1494
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
    
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1495 1496
}

B
bellard 已提交
1497
#else
B
bellard 已提交
1498

1499
#error host CPU specific signal handler needed
B
bellard 已提交
1500

B
bellard 已提交
1501
#endif
B
bellard 已提交
1502 1503

#endif /* !defined(CONFIG_SOFTMMU) */