cpu-exec.c 42.2 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18
 */
B
bellard 已提交
19
#include "config.h"
20
#include "exec.h"
B
log fix  
bellard 已提交
21
#include "disas.h"
22
#include "tcg.h"
A
aliguori 已提交
23
#include "kvm.h"
B
bellard 已提交
24

25 26 27 28 29 30 31 32 33 34 35
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
36
#ifdef __linux__
37 38
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
39
#endif
40

41
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
42 43 44 45 46
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

47 48
int tb_invalidated_flag;

49
//#define CONFIG_DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

52 53 54 55 56
int qemu_cpu_has_work(CPUState *env)
{
    return cpu_has_work(env);
}

B
bellard 已提交
57 58
void cpu_loop_exit(void)
{
P
Paolo Bonzini 已提交
59
    env->current_tb = NULL;
B
bellard 已提交
60 61
    longjmp(env->jmp_env, 1);
}
62

63 64 65
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
66
void cpu_resume_from_signal(CPUState *env1, void *puc)
67 68
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
69
#ifdef __linux__
70
    struct ucontext *uc = puc;
B
blueswir1 已提交
71 72 73
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
74 75 76 77 78 79 80 81 82
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
83
#ifdef __linux__
84
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
85 86 87
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
88 89
    }
#endif
90
    env->exception_index = -1;
91 92 93
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
P
Paolo Bonzini 已提交
111
    env->current_tb = NULL;
P
pbrook 已提交
112 113 114 115

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
116
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
117 118 119 120 121
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

122 123
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
124
                                      uint64_t flags)
125 126 127 128
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
129

130
    tb_invalidated_flag = 0;
131

132 133 134 135 136 137 138 139 140 141
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
142
        if (tb->pc == pc &&
143
            tb->page_addr[0] == phys_page1 &&
144
            tb->cs_base == cs_base &&
145 146 147
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
148
                virt_page2 = (pc & TARGET_PAGE_MASK) +
149 150 151 152 153 154 155 156 157 158 159
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
160 161
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
162

163 164 165 166 167 168 169 170 171 172
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
173
    int flags;
174 175 176 177

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
178
    cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
B
bellard 已提交
179
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
180 181
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
182 183 184 185 186
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

A
aliguori 已提交
187 188 189 190 191 192 193 194 195 196
static CPUDebugExcpHandler *debug_excp_handler;

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
{
    CPUDebugExcpHandler *old_handler = debug_excp_handler;

    debug_excp_handler = handler;
    return old_handler;
}

197 198 199 200 201
static void cpu_handle_debug_exception(CPUState *env)
{
    CPUWatchpoint *wp;

    if (!env->watchpoint_hit)
B
Blue Swirl 已提交
202
        QTAILQ_FOREACH(wp, &env->watchpoints, entry)
203
            wp->flags &= ~BP_WATCHPOINT_HIT;
A
aliguori 已提交
204 205 206

    if (debug_excp_handler)
        debug_excp_handler(env);
207 208
}

B
bellard 已提交
209 210
/* main execution loop */

B
bellard 已提交
211
int cpu_exec(CPUState *env1)
B
bellard 已提交
212
{
P
Paolo Bonzini 已提交
213
    host_reg_t saved_env_reg;
214 215
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
216
    uint8_t *tc_ptr;
P
pbrook 已提交
217
    unsigned long next_tb;
218

219 220
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
221

222
    cpu_single_env = env1;
B
bellard 已提交
223

P
Paolo Bonzini 已提交
224 225 226 227 228 229
    /* the access to env below is actually saving the global register's
       value, so that files not including target-xyz/exec.h are free to
       use it.  */
    QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
    saved_env_reg = (host_reg_t) env;
    asm("");
B
bellard 已提交
230
    env = env1;
B
bellard 已提交
231

232
#if defined(TARGET_I386)
233 234 235 236 237 238 239
    if (!kvm_enabled()) {
        /* put eflags in CPU temporary format */
        CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
        DF = 1 - (2 * ((env->eflags >> 10) & 1));
        CC_OP = CC_OP_EFLAGS;
        env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    }
240
#elif defined(TARGET_SPARC)
P
pbrook 已提交
241 242 243 244
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
245 246 247
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
248
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
249
#elif defined(TARGET_MIPS)
B
bellard 已提交
250
#elif defined(TARGET_SH4)
251
#elif defined(TARGET_CRIS)
A
Alexander Graf 已提交
252
#elif defined(TARGET_S390X)
B
bellard 已提交
253
    /* XXXXX */
B
bellard 已提交
254 255 256
#else
#error unsupported target CPU
#endif
257
    env->exception_index = -1;
258

B
bellard 已提交
259
    /* prepare setjmp context for exception handling */
260 261
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
262
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
263 264 265 266
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
267 268 269 270 271
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
272 273
                    if (ret == EXCP_DEBUG)
                        cpu_handle_debug_exception(env);
274
                    break;
A
aurel32 已提交
275 276
                } else {
#if defined(CONFIG_USER_ONLY)
277
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
278
                       which will be handled outside the cpu execution
279
                       loop */
B
bellard 已提交
280
#if defined(TARGET_I386)
281 282 283
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
284
                                      env->exception_next_eip);
285 286
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
287
#endif
288 289
                    ret = env->exception_index;
                    break;
A
aurel32 已提交
290
#else
B
bellard 已提交
291
#if defined(TARGET_I386)
292 293 294
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
295 296 297
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
298
                                 env->exception_next_eip, 0);
299 300
                    /* successfully delivered */
                    env->old_exception = -1;
301 302
#elif defined(TARGET_PPC)
                    do_interrupt(env);
303 304
#elif defined(TARGET_MICROBLAZE)
                    do_interrupt(env);
B
bellard 已提交
305 306
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
307
#elif defined(TARGET_SPARC)
308
                    do_interrupt(env);
B
bellard 已提交
309 310
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
311 312
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
313 314
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
315 316
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
317 318
#elif defined(TARGET_M68K)
                    do_interrupt(0);
A
aurel32 已提交
319
#endif
320
                    env->exception_index = -1;
B
bellard 已提交
321
#endif
322
                }
323
            }
B
bellard 已提交
324

A
aliguori 已提交
325
            if (kvm_enabled()) {
A
aliguori 已提交
326 327
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
328 329
            }

330
            next_tb = 0; /* force lookup of first TB */
331
            for(;;) {
B
bellard 已提交
332
                interrupt_request = env->interrupt_request;
M
malc 已提交
333 334 335 336 337 338 339 340
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
341 342 343 344 345
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
346
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
347 348
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
    defined(TARGET_MICROBLAZE)
349 350 351 352 353 354 355
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
356
#if defined(TARGET_I386)
357 358 359 360 361 362 363 364
                    if (interrupt_request & CPU_INTERRUPT_INIT) {
                            svm_check_intercept(SVM_EXIT_INIT);
                            do_cpu_init(env);
                            env->exception_index = EXCP_HALTED;
                            cpu_loop_exit();
                    } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
                            do_cpu_sipi(env);
                    } else if (env->hflags2 & HF2_GIF_MASK) {
365 366 367 368 369 370 371 372 373 374 375 376
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
377 378 379 380
			} else if (interrupt_request & CPU_INTERRUPT_MCE) {
                            env->interrupt_request &= ~CPU_INTERRUPT_MCE;
                            do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
                            next_tb = 0;
381 382 383 384 385 386 387 388 389 390
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
391
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
392
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
B
blueswir1 已提交
393 394 395 396
#undef env
                    env = cpu_single_env;
#define env cpu_single_env
#endif
397 398 399 400
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
401
#if !defined(CONFIG_USER_ONLY)
402 403 404 405 406 407 408
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
409
                            qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
410
                            do_interrupt(intno, 0, 0, 0, 1);
411
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
412
                            next_tb = 0;
B
bellard 已提交
413
#endif
414
                        }
B
bellard 已提交
415
                    }
416
#elif defined(TARGET_PPC)
417 418
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
419
                        cpu_reset(env);
420 421
                    }
#endif
422
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
423 424 425
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
426
                        next_tb = 0;
427
                    }
428 429 430 431 432 433 434 435 436
#elif defined(TARGET_MICROBLAZE)
                    if ((interrupt_request & CPU_INTERRUPT_HARD)
                        && (env->sregs[SR_MSR] & MSR_IE)
                        && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
                        && !(env->iflags & (D_FLAG | IMM_FLAG))) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
B
bellard 已提交
437 438
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
439
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
440
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
441 442
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
443 444 445 446 447
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
448
                        next_tb = 0;
B
bellard 已提交
449
                    }
450
#elif defined(TARGET_SPARC)
451 452 453 454 455 456 457 458 459 460 461 462 463 464
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        if (cpu_interrupts_enabled(env) &&
                            env->interrupt_index > 0) {
                            int pil = env->interrupt_index & 0xf;
                            int type = env->interrupt_index & 0xf0;

                            if (((type == TT_EXTINT) &&
                                  cpu_pil_allowed(env, pil)) ||
                                  type != TT_EXTINT) {
                                env->exception_index = env->interrupt_index;
                                do_interrupt(env);
                                next_tb = 0;
                            }
                        }
465 466 467
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
468
		    }
B
bellard 已提交
469 470 471 472 473
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
474
                        next_tb = 0;
B
bellard 已提交
475
                    }
P
pbrook 已提交
476 477 478 479 480 481 482 483 484
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
485
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
486 487
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
488 489
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
490
                        next_tb = 0;
B
bellard 已提交
491
                    }
B
bellard 已提交
492
#elif defined(TARGET_SH4)
493 494
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
495
                        next_tb = 0;
496
                    }
J
j_mayer 已提交
497 498 499
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
500
                        next_tb = 0;
J
j_mayer 已提交
501
                    }
502
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
503
                    if (interrupt_request & CPU_INTERRUPT_HARD
E
Edgar E. Iglesias 已提交
504 505
                        && (env->pregs[PR_CCS] & I_FLAG)
                        && !env->locked_irq) {
E
edgar_igl 已提交
506 507 508 509 510 511 512
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
513
                        do_interrupt(env);
514
                        next_tb = 0;
515
                    }
P
pbrook 已提交
516 517 518 519 520 521 522 523 524 525 526
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
527
                        next_tb = 0;
P
pbrook 已提交
528
                    }
B
bellard 已提交
529
#endif
B
bellard 已提交
530 531
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
532
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
533 534 535
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
536
                        next_tb = 0;
537
                    }
538 539 540 541 542
                }
                if (unlikely(env->exit_request)) {
                    env->exit_request = 0;
                    env->exception_index = EXCP_INTERRUPT;
                    cpu_loop_exit();
543
                }
544
#ifdef CONFIG_DEBUG_EXEC
545
                if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
546
                    /* restore flags in standard format */
547
#if defined(TARGET_I386)
P
pbrook 已提交
548
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
549
                    log_cpu_state(env, X86_DUMP_CCOP);
550
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
551
#elif defined(TARGET_ARM)
552
                    log_cpu_state(env, 0);
553
#elif defined(TARGET_SPARC)
554
                    log_cpu_state(env, 0);
555
#elif defined(TARGET_PPC)
556
                    log_cpu_state(env, 0);
P
pbrook 已提交
557 558 559 560 561
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
562
                    log_cpu_state(env, 0);
563 564
#elif defined(TARGET_MICROBLAZE)
                    log_cpu_state(env, 0);
B
bellard 已提交
565
#elif defined(TARGET_MIPS)
566
                    log_cpu_state(env, 0);
B
bellard 已提交
567
#elif defined(TARGET_SH4)
568
		    log_cpu_state(env, 0);
J
j_mayer 已提交
569
#elif defined(TARGET_ALPHA)
570
                    log_cpu_state(env, 0);
571
#elif defined(TARGET_CRIS)
572
                    log_cpu_state(env, 0);
B
bellard 已提交
573
#else
574
#error unsupported target CPU
B
bellard 已提交
575
#endif
576
                }
B
bellard 已提交
577
#endif
P
pbrook 已提交
578
                spin_lock(&tb_lock);
579
                tb = tb_find_fast();
P
pbrook 已提交
580 581 582 583 584 585 586
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
587
                    tb_invalidated_flag = 0;
P
pbrook 已提交
588
                }
589
#ifdef CONFIG_DEBUG_EXEC
590 591 592
                qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                             (long)tb->tc_ptr, tb->pc,
                             lookup_symbol(tb->pc));
593
#endif
594 595 596
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
P
Paolo Bonzini 已提交
597
                if (next_tb != 0 && tb->page_addr[1] == -1) {
598
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
599
                }
P
pbrook 已提交
600
                spin_unlock(&tb_lock);
601 602 603 604 605

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
P
Paolo Bonzini 已提交
606 607
                if (!unlikely (env->exit_request)) {
                    env->current_tb = tb;
P
pbrook 已提交
608
                    tc_ptr = tb->tc_ptr;
609
                /* execute the generated code */
610
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
611
#undef env
P
pbrook 已提交
612
                    env = cpu_single_env;
613 614
#define env cpu_single_env
#endif
P
pbrook 已提交
615 616 617
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
618
                        /* Instruction counter expired.  */
P
pbrook 已提交
619 620 621
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
622
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
645 646
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
T
ths 已提交
647
            } /* for(;;) */
B
bellard 已提交
648
        }
649 650
    } /* for(;;) */

B
bellard 已提交
651

B
bellard 已提交
652
#if defined(TARGET_I386)
B
bellard 已提交
653
    /* restore flags in standard format */
P
pbrook 已提交
654
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
655
#elif defined(TARGET_ARM)
B
bellard 已提交
656
    /* XXX: Save/restore host fpu exception state?.  */
657
#elif defined(TARGET_SPARC)
658
#elif defined(TARGET_PPC)
P
pbrook 已提交
659 660 661 662 663
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
664
#elif defined(TARGET_MICROBLAZE)
B
bellard 已提交
665
#elif defined(TARGET_MIPS)
B
bellard 已提交
666
#elif defined(TARGET_SH4)
J
j_mayer 已提交
667
#elif defined(TARGET_ALPHA)
668
#elif defined(TARGET_CRIS)
A
Alexander Graf 已提交
669
#elif defined(TARGET_S390X)
B
bellard 已提交
670
    /* XXXXX */
B
bellard 已提交
671 672 673
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
674 675

    /* restore global registers */
P
Paolo Bonzini 已提交
676 677
    asm("");
    env = (void *) saved_env_reg;
P
pbrook 已提交
678

B
bellard 已提交
679
    /* fail safe : never use cpu_single_env outside cpu_exec() */
680
    cpu_single_env = NULL;
B
bellard 已提交
681 682
    return ret;
}
B
bellard 已提交
683

684 685 686 687
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
688 689 690
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
691 692 693
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
694
#endif
695 696
}

B
bellard 已提交
697
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
698

B
bellard 已提交
699 700 701 702 703 704
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
705
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
706
        selector &= 0xffff;
707
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
708
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
709
    } else {
B
bellard 已提交
710
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
711
    }
B
bellard 已提交
712 713
    env = saved_env;
}
B
bellard 已提交
714

715
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
716 717 718 719 720
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
721

722
    helper_fsave(ptr, data32);
723 724 725 726

    env = saved_env;
}

727
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
728 729 730 731 732
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
733

734
    helper_frstor(ptr, data32);
735 736 737 738

    env = saved_env;
}

B
bellard 已提交
739 740
#endif /* TARGET_I386 */

B
bellard 已提交
741 742
#if !defined(CONFIG_SOFTMMU)

743
#if defined(TARGET_I386)
744 745 746 747
#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
#else
#define EXCEPTION_ACTION cpu_loop_exit()
#endif
748

749
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
750 751 752
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
753
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
754
                                    int is_write, sigset_t *old_set,
755
                                    void *puc)
B
bellard 已提交
756
{
B
bellard 已提交
757 758
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
759

B
bellard 已提交
760 761
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
762
#if defined(DEBUG_SIGNAL)
763
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
764
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
765
#endif
766
    /* XXX: locking issue */
767
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
768 769
        return 1;
    }
770

771
    /* see if it is an MMU fault */
772
    ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }

    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
788
    EXCEPTION_ACTION;
P
pbrook 已提交
789 790

    /* never comes here */
791 792
    return 1;
}
B
bellard 已提交
793

B
bellard 已提交
794 795
#if defined(__i386__)

796 797 798 799 800 801
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
802
# define MASK_sig(context)    ((context)->uc_sigmask)
J
Juergen Lock 已提交
803 804 805 806 807 808 809 810 811 812 813 814 815 816
#elif defined (__NetBSD__)
# include <ucontext.h>

# define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
# define MASK_sig(context)    ((context)->uc_sigmask)
#elif defined (__FreeBSD__) || defined(__DragonFly__)
# include <ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
# define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
# define MASK_sig(context)    ((context)->uc_sigmask)
817 818 819 820 821
#elif defined(__OpenBSD__)
# define EIP_sig(context)     ((context)->sc_eip)
# define TRAP_sig(context)    ((context)->sc_trapno)
# define ERROR_sig(context)   ((context)->sc_err)
# define MASK_sig(context)    ((context)->sc_mask)
822 823 824 825
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
826
# define MASK_sig(context)    ((context)->uc_sigmask)
827 828
#endif

829
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
830
                       void *puc)
B
bellard 已提交
831
{
832
    siginfo_t *info = pinfo;
J
Juergen Lock 已提交
833 834 835
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
    ucontext_t *uc = puc;
#elif defined(__OpenBSD__)
836 837
    struct sigcontext *uc = puc;
#else
B
bellard 已提交
838
    struct ucontext *uc = puc;
839
#endif
B
bellard 已提交
840
    unsigned long pc;
841
    int trapno;
B
bellard 已提交
842

843 844
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
845 846 847
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
848
#endif
849 850
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
851 852 853
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
854
                             &MASK_sig(uc), puc);
B
bellard 已提交
855 856
}

857 858
#elif defined(__x86_64__)

859
#ifdef __NetBSD__
860 861 862 863 864 865 866 867 868
#define PC_sig(context)       _UC_MACHINE_PC(context)
#define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
#elif defined(__OpenBSD__)
#define PC_sig(context)       ((context)->sc_rip)
#define TRAP_sig(context)     ((context)->sc_trapno)
#define ERROR_sig(context)    ((context)->sc_err)
#define MASK_sig(context)     ((context)->sc_mask)
J
Juergen Lock 已提交
869 870 871 872 873 874 875
#elif defined (__FreeBSD__) || defined(__DragonFly__)
#include <ucontext.h>

#define PC_sig(context)  (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
#define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
#define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
#define MASK_sig(context)     ((context)->uc_sigmask)
876
#else
877 878 879 880
#define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
#define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
#define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
#define MASK_sig(context)     ((context)->uc_sigmask)
881 882
#endif

883
int cpu_signal_handler(int host_signum, void *pinfo,
884 885
                       void *puc)
{
886
    siginfo_t *info = pinfo;
887
    unsigned long pc;
J
Juergen Lock 已提交
888
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
889
    ucontext_t *uc = puc;
890 891
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
892 893 894
#else
    struct ucontext *uc = puc;
#endif
895

896
    pc = PC_sig(uc);
897
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
898 899 900
                             TRAP_sig(uc) == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &MASK_sig(uc), puc);
901 902
}

M
malc 已提交
903
#elif defined(_ARCH_PPC)
B
bellard 已提交
904

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

929 930 931 932 933 934 935 936 937 938 939 940 941 942
#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
#include <ucontext.h>
# define IAR_sig(context)		((context)->uc_mcontext.mc_srr0)
# define MSR_sig(context)		((context)->uc_mcontext.mc_srr1)
# define CTR_sig(context)		((context)->uc_mcontext.mc_ctr)
# define XER_sig(context)		((context)->uc_mcontext.mc_xer)
# define LR_sig(context)		((context)->uc_mcontext.mc_lr)
# define CR_sig(context)		((context)->uc_mcontext.mc_cr)
/* Exception Registers access */
# define DAR_sig(context)		((context)->uc_mcontext.mc_dar)
# define DSISR_sig(context)		((context)->uc_mcontext.mc_dsisr)
# define TRAP_sig(context)		((context)->uc_mcontext.mc_exc)
#endif /* __FreeBSD__|| __FreeBSD_kernel__ */

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

968
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
969
                       void *puc)
B
bellard 已提交
970
{
971
    siginfo_t *info = pinfo;
972 973 974
#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
    ucontext_t *uc = puc;
#else
975
    struct ucontext *uc = puc;
976
#endif
977 978 979
    unsigned long pc;
    int is_write;

980
    pc = IAR_sig(uc);
981 982 983
    is_write = 0;
#if 0
    /* ppc 4xx case */
984
    if (DSISR_sig(uc) & 0x00800000)
985 986
        is_write = 1;
#else
987
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
988 989
        is_write = 1;
#endif
990
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
991
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
992 993
}

B
bellard 已提交
994 995
#elif defined(__alpha__)

996
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
997 998
                           void *puc)
{
999
    siginfo_t *info = pinfo;
B
bellard 已提交
1000 1001 1002 1003 1004
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1005
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1021
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1022
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1023
}
1024 1025
#elif defined(__sparc__)

1026
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1027
                       void *puc)
1028
{
1029
    siginfo_t *info = pinfo;
1030 1031
    int is_write;
    uint32_t insn;
1032
#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
B
blueswir1 已提交
1033 1034
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1035
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1036 1037
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1038
#ifdef __linux__
B
blueswir1 已提交
1039 1040 1041
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1042 1043 1044 1045 1046
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1047 1048
#endif

1049 1050 1051 1052 1053 1054
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
1055
      case 0x15: // stba
1056
      case 0x06: // sth
1057
      case 0x16: // stha
1058
      case 0x04: // st
1059
      case 0x14: // sta
1060
      case 0x07: // std
1061 1062 1063
      case 0x17: // stda
      case 0x0e: // stx
      case 0x1e: // stxa
1064
      case 0x24: // stf
1065
      case 0x34: // stfa
1066
      case 0x27: // stdf
1067 1068 1069
      case 0x37: // stdfa
      case 0x26: // stqf
      case 0x36: // stqfa
1070
      case 0x25: // stfsr
1071 1072
      case 0x3c: // casa
      case 0x3e: // casxa
1073 1074 1075 1076
	is_write = 1;
	break;
      }
    }
1077
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1078
                             is_write, sigmask, NULL);
1079 1080 1081 1082
}

#elif defined(__arm__)

1083
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1084
                       void *puc)
1085
{
1086
    siginfo_t *info = pinfo;
1087 1088 1089
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1090

1091
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1092 1093
    pc = uc->uc_mcontext.gregs[R15];
#else
1094
    pc = uc->uc_mcontext.arm_pc;
1095
#endif
1096 1097
    /* XXX: compute is_write */
    is_write = 0;
1098
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1099
                             is_write,
P
pbrook 已提交
1100
                             &uc->uc_sigmask, puc);
1101 1102
}

B
bellard 已提交
1103 1104
#elif defined(__mc68000)

1105
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1106 1107
                       void *puc)
{
1108
    siginfo_t *info = pinfo;
B
bellard 已提交
1109 1110 1111
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1112

B
bellard 已提交
1113 1114 1115
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1116
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1117
                             is_write,
1118
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1119 1120
}

B
bellard 已提交
1121 1122 1123 1124 1125 1126 1127
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1128
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1129
{
1130
    siginfo_t *info = pinfo;
B
bellard 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1142
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1155 1156
#elif defined(__s390__)

1157
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1158 1159
                       void *puc)
{
1160
    siginfo_t *info = pinfo;
B
bellard 已提交
1161 1162 1163
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1164

B
bellard 已提交
1165 1166 1167
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1168
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1169 1170 1171 1172 1173
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1174
int cpu_signal_handler(int host_signum, void *pinfo,
1175 1176
                       void *puc)
{
T
ths 已提交
1177
    siginfo_t *info = pinfo;
1178 1179 1180
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1181

1182 1183
    /* XXX: compute is_write */
    is_write = 0;
1184
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1185
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1186 1187
}

A
aurel32 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1206
#else
B
bellard 已提交
1207

1208
#error host CPU specific signal handler needed
B
bellard 已提交
1209

B
bellard 已提交
1210
#endif
B
bellard 已提交
1211 1212

#endif /* !defined(CONFIG_SOFTMMU) */