cpu-exec.c 52.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
A
aliguori 已提交
25
#include "kvm.h"
B
bellard 已提交
26

27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
B
blueswir1 已提交
38
#ifdef __linux__
39 40
#include <sys/ucontext.h>
#endif
B
blueswir1 已提交
41
#endif
42

43 44 45 46 47 48
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

49 50
int tb_invalidated_flag;

B
bellard 已提交
51
//#define DEBUG_EXEC
B
bellard 已提交
52
//#define DEBUG_SIGNAL
B
bellard 已提交
53

B
bellard 已提交
54 55
void cpu_loop_exit(void)
{
56 57 58
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
59 60
    longjmp(env->jmp_env, 1);
}
61

62 63 64
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
65
void cpu_resume_from_signal(CPUState *env1, void *puc)
66 67
{
#if !defined(CONFIG_SOFTMMU)
B
blueswir1 已提交
68
#ifdef __linux__
69
    struct ucontext *uc = puc;
B
blueswir1 已提交
70 71 72
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
#endif
73 74 75 76 77 78 79 80 81
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
B
blueswir1 已提交
82
#ifdef __linux__
83
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
B
blueswir1 已提交
84 85 86
#elif defined(__OpenBSD__)
        sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
#endif
87 88 89 90 91
    }
#endif
    longjmp(env->jmp_env, 1);
}

P
pbrook 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/* Execute the code without caching the generated code. An interpreter
   could be used if available. */
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
{
    unsigned long next_tb;
    TranslationBlock *tb;

    /* Should never happen.
       We only end up here when an existing TB is too long.  */
    if (max_cycles > CF_COUNT_MASK)
        max_cycles = CF_COUNT_MASK;

    tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
                     max_cycles);
    env->current_tb = tb;
    /* execute the generated code */
    next_tb = tcg_qemu_tb_exec(tb->tc_ptr);

    if ((next_tb & 3) == 2) {
        /* Restore PC.  This may happen if async event occurs before
           the TB starts executing.  */
113
        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
114 115 116 117 118
    }
    tb_phys_invalidate(tb, -1);
    tb_free(tb);
}

119 120
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
121
                                      uint64_t flags)
122 123 124 125
{
    TranslationBlock *tb, **ptb1;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
126

127
    tb_invalidated_flag = 0;
128

129
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
130

131 132 133 134 135 136 137 138 139 140
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
141
        if (tb->pc == pc &&
142
            tb->page_addr[0] == phys_page1 &&
143
            tb->cs_base == cs_base &&
144 145 146
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
147
                virt_page2 = (pc & TARGET_PAGE_MASK) +
148 149 150 151 152 153 154 155 156 157 158
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
P
pbrook 已提交
159 160
   /* if no translated code available, then translate it now */
    tb = tb_gen_code(env, pc, cs_base, flags, 0);
161

162 163 164 165 166 167 168 169 170 171
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
172
    uint64_t flags;
173 174 175 176 177 178 179 180 181 182 183

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
184 185 186
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
187 188
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
189
    flags |= (env->condexec_bits << 8);
190 191 192 193
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
blueswir1 已提交
194 195 196
    // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = ((env->pstate & PS_AM) << 2)
        | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
B
bellard 已提交
197
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
198
#else
199 200
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
201 202 203 204
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
205
    flags = env->hflags;
206 207 208
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
209
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
210
    cs_base = 0;
211
    pc = env->active_tc.PC;
P
pbrook 已提交
212
#elif defined(TARGET_M68K)
P
pbrook 已提交
213 214 215
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
216 217
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
218
#elif defined(TARGET_SH4)
A
aurel32 已提交
219 220 221 222
    flags = (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL
                    | DELAY_SLOT_TRUE | DELAY_SLOT_CLEARME))   /* Bits  0- 3 */
            | (env->fpscr & (FPSCR_FR | FPSCR_SZ | FPSCR_PR))  /* Bits 19-21 */
            | (env->sr & (SR_MD | SR_RB));                     /* Bits 29-30 */
T
ths 已提交
223
    cs_base = 0;
B
bellard 已提交
224
    pc = env->pc;
J
j_mayer 已提交
225 226 227 228
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
229
#elif defined(TARGET_CRIS)
230
    flags = env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG | X_FLAG);
231
    flags |= env->dslot;
232 233
    cs_base = 0;
    pc = env->pc;
234 235 236
#else
#error unsupported CPU
#endif
B
bellard 已提交
237
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
238 239
    if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                 tb->flags != flags)) {
240 241 242 243 244
        tb = tb_find_slow(pc, cs_base, flags);
    }
    return tb;
}

B
bellard 已提交
245 246
/* main execution loop */

B
bellard 已提交
247
int cpu_exec(CPUState *env1)
B
bellard 已提交
248
{
P
pbrook 已提交
249 250
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
251 252
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
253
    uint8_t *tc_ptr;
P
pbrook 已提交
254
    unsigned long next_tb;
255

256 257
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
258

259
    cpu_single_env = env1;
B
bellard 已提交
260

B
bellard 已提交
261
    /* first we save global registers */
P
pbrook 已提交
262 263
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
264
    env = env1;
B
bellard 已提交
265

B
bellard 已提交
266
    env_to_regs();
267
#if defined(TARGET_I386)
B
bellard 已提交
268
    /* put eflags in CPU temporary format */
B
bellard 已提交
269 270
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
271
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
272
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273
#elif defined(TARGET_SPARC)
P
pbrook 已提交
274 275 276 277
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
278 279 280
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
281
#elif defined(TARGET_MIPS)
B
bellard 已提交
282
#elif defined(TARGET_SH4)
283
#elif defined(TARGET_CRIS)
B
bellard 已提交
284
    /* XXXXX */
B
bellard 已提交
285 286 287
#else
#error unsupported target CPU
#endif
288
    env->exception_index = -1;
289

B
bellard 已提交
290
    /* prepare setjmp context for exception handling */
291 292
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
293
            env->current_tb = NULL;
294 295 296 297 298 299 300 301
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
302
                       which will be handled outside the cpu execution
303
                       loop */
B
bellard 已提交
304
#if defined(TARGET_I386)
305 306 307
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
308
                                      env->exception_next_eip);
309 310
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
311
#endif
312 313 314
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
315
#if defined(TARGET_I386)
316 317 318
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
319 320 321
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
322
                                 env->exception_next_eip, 0);
323 324
                    /* successfully delivered */
                    env->old_exception = -1;
325 326
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
327 328
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
329
#elif defined(TARGET_SPARC)
330
                    do_interrupt(env);
B
bellard 已提交
331 332
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
333 334
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
335 336
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
337 338
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
339 340
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
341
#endif
342 343
                }
                env->exception_index = -1;
344
            }
B
bellard 已提交
345 346 347
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
P
pbrook 已提交
348
                env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
368
            }
B
bellard 已提交
369 370
#endif

A
aliguori 已提交
371
            if (kvm_enabled()) {
A
aliguori 已提交
372 373
                kvm_cpu_exec(env);
                longjmp(env->jmp_env, 1);
A
aliguori 已提交
374 375
            }

376
            next_tb = 0; /* force lookup of first TB */
377
            for(;;) {
B
bellard 已提交
378
                interrupt_request = env->interrupt_request;
M
malc 已提交
379 380 381 382 383 384 385 386
                if (unlikely(interrupt_request)) {
                    if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
                        /* Mask out external interrupts for this step. */
                        interrupt_request &= ~(CPU_INTERRUPT_HARD |
                                               CPU_INTERRUPT_FIQ |
                                               CPU_INTERRUPT_SMI |
                                               CPU_INTERRUPT_NMI);
                    }
387 388 389 390 391
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
392
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
393
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
394 395 396 397 398 399 400
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
401
#if defined(TARGET_I386)
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
                    if (env->hflags2 & HF2_GIF_MASK) {
                        if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                            !(env->hflags & HF_SMM_MASK)) {
                            svm_check_intercept(SVM_EXIT_SMI);
                            env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                            do_smm_enter();
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                                   !(env->hflags2 & HF2_NMI_MASK)) {
                            env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                            env->hflags2 |= HF2_NMI_MASK;
                            do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
                            next_tb = 0;
                        } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                                   (((env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->hflags2 & HF2_HIF_MASK)) ||
                                    (!(env->hflags2 & HF2_VINTR_MASK) && 
                                     (env->eflags & IF_MASK && 
                                      !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
                            int intno;
                            svm_check_intercept(SVM_EXIT_INTR);
                            env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
                            intno = cpu_get_pic_interrupt(env);
                            if (loglevel & CPU_LOG_TB_IN_ASM) {
                                fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                            }
                            do_interrupt(intno, 0, 0, 0, 1);
                            /* ensure that no TB jump will be modified as
                               the program flow was changed */
                            next_tb = 0;
T
ths 已提交
432
#if !defined(CONFIG_USER_ONLY)
433 434 435 436 437 438 439 440 441 442 443 444
                        } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                                   (env->eflags & IF_MASK) && 
                                   !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                            int intno;
                            /* FIXME: this should respect TPR */
                            svm_check_intercept(SVM_EXIT_VINTR);
                            env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
                            intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                            if (loglevel & CPU_LOG_TB_IN_ASM)
                                fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
                            do_interrupt(intno, 0, 0, 0, 1);
                            next_tb = 0;
B
bellard 已提交
445
#endif
446
                        }
B
bellard 已提交
447
                    }
448
#elif defined(TARGET_PPC)
449 450 451 452 453
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
454
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
455 456 457
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
458
                        next_tb = 0;
459
                    }
B
bellard 已提交
460 461
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
462
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
463
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
464 465
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
466 467 468 469 470
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
471
                        next_tb = 0;
B
bellard 已提交
472
                    }
473
#elif defined(TARGET_SPARC)
B
bellard 已提交
474 475 476 477 478 479 480 481 482
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
483 484
                            env->exception_index = env->interrupt_index;
                            do_interrupt(env);
B
bellard 已提交
485
			    env->interrupt_index = 0;
B
blueswir1 已提交
486 487 488
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
489
                        next_tb = 0;
B
bellard 已提交
490
			}
491 492 493
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
494
		    }
B
bellard 已提交
495 496 497 498 499
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
500
                        next_tb = 0;
B
bellard 已提交
501
                    }
P
pbrook 已提交
502 503 504 505 506 507 508 509 510
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
511
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
512 513
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
514 515
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
516
                        next_tb = 0;
B
bellard 已提交
517
                    }
B
bellard 已提交
518
#elif defined(TARGET_SH4)
519 520
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
521
                        next_tb = 0;
522
                    }
J
j_mayer 已提交
523 524 525
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
526
                        next_tb = 0;
J
j_mayer 已提交
527
                    }
528
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
529 530 531 532 533 534 535 536 537
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && (env->pregs[PR_CCS] & I_FLAG)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                        next_tb = 0;
                    }
                    if (interrupt_request & CPU_INTERRUPT_NMI
                        && (env->pregs[PR_CCS] & M_FLAG)) {
                        env->exception_index = EXCP_NMI;
538
                        do_interrupt(env);
539
                        next_tb = 0;
540
                    }
P
pbrook 已提交
541 542 543 544 545 546 547 548 549 550 551
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
552
                        next_tb = 0;
P
pbrook 已提交
553
                    }
B
bellard 已提交
554
#endif
B
bellard 已提交
555 556
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
557
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
558 559 560
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
561
                        next_tb = 0;
562
                    }
B
bellard 已提交
563 564 565 566 567
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
568
                }
B
bellard 已提交
569
#ifdef DEBUG_EXEC
B
bellard 已提交
570
                if ((loglevel & CPU_LOG_TB_CPU)) {
571
                    /* restore flags in standard format */
572 573
                    regs_to_env();
#if defined(TARGET_I386)
P
pbrook 已提交
574
                    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
575
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
576
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
577
#elif defined(TARGET_ARM)
B
bellard 已提交
578
                    cpu_dump_state(env, logfile, fprintf, 0);
579
#elif defined(TARGET_SPARC)
B
bellard 已提交
580
                    cpu_dump_state(env, logfile, fprintf, 0);
581
#elif defined(TARGET_PPC)
B
bellard 已提交
582
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
583 584 585 586 587 588
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
589 590
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
591 592
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
593 594
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
595 596
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
597
#else
598
#error unsupported target CPU
B
bellard 已提交
599
#endif
600
                }
B
bellard 已提交
601
#endif
P
pbrook 已提交
602
                spin_lock(&tb_lock);
603
                tb = tb_find_fast();
P
pbrook 已提交
604 605 606 607 608 609 610
                /* Note: we do it here to avoid a gcc bug on Mac OS X when
                   doing it in tb_find_slow */
                if (tb_invalidated_flag) {
                    /* as some TB could have been invalidated because
                       of memory exceptions while generating the code, we
                       must recompute the hash index here */
                    next_tb = 0;
P
pbrook 已提交
611
                    tb_invalidated_flag = 0;
P
pbrook 已提交
612
                }
613
#ifdef DEBUG_EXEC
B
bellard 已提交
614
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
615 616 617
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
618
                }
619
#endif
620 621 622
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
623
                {
624
                    if (next_tb != 0 &&
625
#ifdef USE_KQEMU
626 627
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
628
                        tb->page_addr[1] == -1) {
629
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
630
                }
B
bellard 已提交
631
                }
P
pbrook 已提交
632
                spin_unlock(&tb_lock);
B
bellard 已提交
633
                env->current_tb = tb;
634 635 636 637 638 639 640 641

                /* cpu_interrupt might be called while translating the
                   TB, but before it is linked into a potentially
                   infinite loop and becomes env->current_tb. Avoid
                   starting execution if there is a pending interrupt. */
                if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
                    env->current_tb = NULL;

P
pbrook 已提交
642 643
                while (env->current_tb) {
                    tc_ptr = tb->tc_ptr;
644
                /* execute the generated code */
645 646
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
P
pbrook 已提交
647
                    env = cpu_single_env;
648 649
#define env cpu_single_env
#endif
P
pbrook 已提交
650 651 652
                    next_tb = tcg_qemu_tb_exec(tc_ptr);
                    env->current_tb = NULL;
                    if ((next_tb & 3) == 2) {
T
ths 已提交
653
                        /* Instruction counter expired.  */
P
pbrook 已提交
654 655 656
                        int insns_left;
                        tb = (TranslationBlock *)(long)(next_tb & ~3);
                        /* Restore PC.  */
657
                        cpu_pc_from_tb(env, tb);
P
pbrook 已提交
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
                        insns_left = env->icount_decr.u32;
                        if (env->icount_extra && insns_left >= 0) {
                            /* Refill decrementer and continue execution.  */
                            env->icount_extra += insns_left;
                            if (env->icount_extra > 0xffff) {
                                insns_left = 0xffff;
                            } else {
                                insns_left = env->icount_extra;
                            }
                            env->icount_extra -= insns_left;
                            env->icount_decr.u16.low = insns_left;
                        } else {
                            if (insns_left > 0) {
                                /* Execute remaining instructions.  */
                                cpu_exec_nocache(insns_left, tb);
                            }
                            env->exception_index = EXCP_INTERRUPT;
                            next_tb = 0;
                            cpu_loop_exit();
                        }
                    }
                }
B
bellard 已提交
680 681
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
682 683 684 685 686 687
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
688
#endif
T
ths 已提交
689
            } /* for(;;) */
690
        } else {
B
bellard 已提交
691
            env_to_regs();
B
bellard 已提交
692
        }
693 694
    } /* for(;;) */

B
bellard 已提交
695

B
bellard 已提交
696
#if defined(TARGET_I386)
B
bellard 已提交
697
    /* restore flags in standard format */
P
pbrook 已提交
698
    env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
B
bellard 已提交
699
#elif defined(TARGET_ARM)
B
bellard 已提交
700
    /* XXX: Save/restore host fpu exception state?.  */
701
#elif defined(TARGET_SPARC)
702
#elif defined(TARGET_PPC)
P
pbrook 已提交
703 704 705 706 707
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
708
#elif defined(TARGET_MIPS)
B
bellard 已提交
709
#elif defined(TARGET_SH4)
J
j_mayer 已提交
710
#elif defined(TARGET_ALPHA)
711
#elif defined(TARGET_CRIS)
B
bellard 已提交
712
    /* XXXXX */
B
bellard 已提交
713 714 715
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
716 717 718 719

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
720
    /* fail safe : never use cpu_single_env outside cpu_exec() */
721
    cpu_single_env = NULL;
B
bellard 已提交
722 723
    return ret;
}
B
bellard 已提交
724

725 726 727 728
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
729 730 731
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
732 733 734
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
735
#endif
736 737
}

B
bellard 已提交
738
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
739

B
bellard 已提交
740 741 742 743 744 745
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
746
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
747
        selector &= 0xffff;
748
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
749
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
750
    } else {
B
bellard 已提交
751
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
752
    }
B
bellard 已提交
753 754
    env = saved_env;
}
B
bellard 已提交
755

756
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
757 758 759 760 761
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
762

763
    helper_fsave(ptr, data32);
764 765 766 767

    env = saved_env;
}

768
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
769 770 771 772 773
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
774

775
    helper_frstor(ptr, data32);
776 777 778 779

    env = saved_env;
}

B
bellard 已提交
780 781
#endif /* TARGET_I386 */

B
bellard 已提交
782 783
#if !defined(CONFIG_SOFTMMU)

784 785
#if defined(TARGET_I386)

786
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
787 788 789
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
790
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
791
                                    int is_write, sigset_t *old_set,
792
                                    void *puc)
B
bellard 已提交
793
{
B
bellard 已提交
794 795
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
796

B
bellard 已提交
797 798
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
799
#if defined(DEBUG_SIGNAL)
800
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
801
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
802
#endif
803
    /* XXX: locking issue */
804
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
805 806
        return 1;
    }
807

808
    /* see if it is an MMU fault */
809
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
810 811 812 813 814
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
815 816
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
817 818
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
819
        cpu_restore_state(tb, env, pc, puc);
820
    }
B
bellard 已提交
821
    if (ret == 1) {
822
#if 0
823
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
824
               env->eip, env->cr[2], env->error_code);
825
#endif
B
bellard 已提交
826 827 828
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
829
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
830 831
    } else {
        /* activate soft MMU for this block */
832
        env->hflags |= HF_SOFTMMU_MASK;
833
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
834
    }
835 836 837 838
    /* never comes here */
    return 1;
}

B
bellard 已提交
839
#elif defined(TARGET_ARM)
840
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
841 842
                                    int is_write, sigset_t *old_set,
                                    void *puc)
843
{
B
bellard 已提交
844 845 846 847 848 849
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
850
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
851 852
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
853
    /* XXX: locking issue */
854
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
855 856
        return 1;
    }
B
bellard 已提交
857
    /* see if it is an MMU fault */
858
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
874 875
    /* never comes here */
    return 1;
876
}
877 878
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
879 880
                                    int is_write, sigset_t *old_set,
                                    void *puc)
881
{
B
bellard 已提交
882 883 884 885 886 887
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
888
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
889 890
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
891
    /* XXX: locking issue */
892
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
893 894
        return 1;
    }
B
bellard 已提交
895
    /* see if it is an MMU fault */
896
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
912 913
    /* never comes here */
    return 1;
914
}
915 916
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
917 918
                                    int is_write, sigset_t *old_set,
                                    void *puc)
919 920
{
    TranslationBlock *tb;
921
    int ret;
922

923 924 925
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
926
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
927 928 929
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
930
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
931 932 933
        return 1;
    }

934
    /* see if it is an MMU fault */
935
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
936 937 938 939 940
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

941 942 943 944 945
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
946
        cpu_restore_state(tb, env, pc, puc);
947
    }
948
    if (ret == 1) {
949
#if 0
950
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
951
               env->nip, env->error_code, tb);
952 953 954
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
955
        sigprocmask(SIG_SETMASK, old_set, NULL);
956
        do_raise_exception_err(env->exception_index, env->error_code);
957 958
    } else {
        /* activate soft MMU for this block */
959
        cpu_resume_from_signal(env, puc);
960
    }
961
    /* never comes here */
P
pbrook 已提交
962 963 964 965 966 967 968 969 970 971 972 973 974 975
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
976
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
977 978 979 980 981 982 983
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
984
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1001 1002
    return 1;
}
B
bellard 已提交
1003 1004 1005 1006 1007 1008 1009 1010

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1011

B
bellard 已提交
1012 1013 1014
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1015
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1016 1017 1018
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1019
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1020 1021 1022 1023
        return 1;
    }

    /* see if it is an MMU fault */
1024
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1039
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1040
               env->PC, env->error_code, tb);
B
bellard 已提交
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1054 1055 1056 1057 1058 1059 1060
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1061

B
bellard 已提交
1062 1063 1064
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1065
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1066 1067 1068 1069 1070 1071 1072 1073
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1074
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1075 1076 1077 1078 1079 1080
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1081 1082 1083 1084 1085 1086 1087
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1088
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1106

J
j_mayer 已提交
1107 1108 1109
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1110
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1111 1112 1113 1114 1115 1116 1117 1118
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1119
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1120 1121 1122 1123 1124 1125
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1126 1127 1128 1129 1130 1131 1132
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1133
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1134 1135 1136 1137
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1138 1139
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1140 1141 1142
    /* never comes here */
    return 1;
}
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1163
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1184 1185 1186
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1187

B
bellard 已提交
1188 1189
#if defined(__i386__)

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1202
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1203
                       void *puc)
B
bellard 已提交
1204
{
1205
    siginfo_t *info = pinfo;
B
bellard 已提交
1206 1207
    struct ucontext *uc = puc;
    unsigned long pc;
1208
    int trapno;
B
bellard 已提交
1209

1210 1211
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1212 1213 1214
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1215
#endif
1216 1217
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1218 1219 1220 1221
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1222 1223
}

1224 1225
#elif defined(__x86_64__)

1226
int cpu_signal_handler(int host_signum, void *pinfo,
1227 1228
                       void *puc)
{
1229
    siginfo_t *info = pinfo;
1230 1231 1232 1233
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1234 1235
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1236 1237 1238 1239
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1240
#elif defined(__powerpc__)
B
bellard 已提交
1241

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1291
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1292
                       void *puc)
B
bellard 已提交
1293
{
1294
    siginfo_t *info = pinfo;
1295 1296 1297 1298
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1299
    pc = IAR_sig(uc);
1300 1301 1302
    is_write = 0;
#if 0
    /* ppc 4xx case */
1303
    if (DSISR_sig(uc) & 0x00800000)
1304 1305
        is_write = 1;
#else
1306
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1307 1308
        is_write = 1;
#endif
1309
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1310
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1311 1312
}

B
bellard 已提交
1313 1314
#elif defined(__alpha__)

1315
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1316 1317
                           void *puc)
{
1318
    siginfo_t *info = pinfo;
B
bellard 已提交
1319 1320 1321 1322 1323
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1324
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1340
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1341
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1342
}
1343 1344
#elif defined(__sparc__)

1345
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1346
                       void *puc)
1347
{
1348
    siginfo_t *info = pinfo;
1349 1350
    int is_write;
    uint32_t insn;
1351
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1352 1353
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1354
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1355 1356
    unsigned long pc = regs[1];
#else
B
blueswir1 已提交
1357
#ifdef __linux__
B
blueswir1 已提交
1358 1359 1360
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
B
blueswir1 已提交
1361 1362 1363 1364 1365
#elif defined(__OpenBSD__)
    struct sigcontext *uc = puc;
    unsigned long pc = uc->sc_pc;
    void *sigmask = (void *)(long)uc->sc_mask;
#endif
B
blueswir1 已提交
1366 1367
#endif

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1384
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1385
                             is_write, sigmask, NULL);
1386 1387 1388 1389
}

#elif defined(__arm__)

1390
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1391
                       void *puc)
1392
{
1393
    siginfo_t *info = pinfo;
1394 1395 1396
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1397

1398
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
1399 1400
    pc = uc->uc_mcontext.gregs[R15];
#else
1401
    pc = uc->uc_mcontext.arm_pc;
1402
#endif
1403 1404
    /* XXX: compute is_write */
    is_write = 0;
1405
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1406
                             is_write,
P
pbrook 已提交
1407
                             &uc->uc_sigmask, puc);
1408 1409
}

B
bellard 已提交
1410 1411
#elif defined(__mc68000)

1412
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1413 1414
                       void *puc)
{
1415
    siginfo_t *info = pinfo;
B
bellard 已提交
1416 1417 1418
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1419

B
bellard 已提交
1420 1421 1422
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1423
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1424
                             is_write,
1425
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1426 1427
}

B
bellard 已提交
1428 1429 1430 1431 1432 1433 1434
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1435
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1436
{
1437
    siginfo_t *info = pinfo;
B
bellard 已提交
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1449
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1462 1463
#elif defined(__s390__)

1464
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1465 1466
                       void *puc)
{
1467
    siginfo_t *info = pinfo;
B
bellard 已提交
1468 1469 1470
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1471

B
bellard 已提交
1472 1473 1474
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1475
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1476 1477 1478 1479 1480
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1481
int cpu_signal_handler(int host_signum, void *pinfo,
1482 1483
                       void *puc)
{
T
ths 已提交
1484
    siginfo_t *info = pinfo;
1485 1486 1487
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1488

1489 1490
    /* XXX: compute is_write */
    is_write = 0;
1491
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1492
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1493 1494
}

A
aurel32 已提交
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1513
#else
B
bellard 已提交
1514

1515
#error host CPU specific signal handler needed
B
bellard 已提交
1516

B
bellard 已提交
1517
#endif
B
bellard 已提交
1518 1519

#endif /* !defined(CONFIG_SOFTMMU) */